...
首页> 外文期刊>IEEE Journal on Selected Areas in Communications >Architectural techniques for eliminating critical feedback paths
【24h】

Architectural techniques for eliminating critical feedback paths

机译:消除关键反馈路径的架构技术

获取原文
获取原文并翻译 | 示例
           

摘要

The authors demonstrate architectural techniques, for small-state feedback circuits that significantly improve the throughput without requiring circuit design efforts or advanced technologies. The method is flexible in terms of achievable implementations and speedups. The authors discuss a new high-throughput solution for systems with finite-level feedback values. As an example, the authors consider coding and signal processing systems for optical communications, which usually have very simple feedback. The authors demonstrate the method by realizing a 2 micron CMOS layout of a bimode 3B4B line coder. Simulation results show that, using standard cell design, the chip achieves a coding rate of 1.4 Gb/s. Other design options are discussed.
机译:作者演示了用于小状态反馈电路的架构技术,该技术可显着提高吞吐量,而无需电路设计工作或先进技术。该方法在可实现和加速方面是灵活的。作者讨论了针对具有有限级反馈值的系统的新的高通量解决方案。例如,作者考虑了用于光通信的编码和信号处理系统,该系统通常具有非常简单的反馈。作者通过实现双模3B4B线路编码器的2微米CMOS布局来演示该方法。仿真结果表明,使用标准单元设计,该芯片可实现1.4 Gb / s的编码速率。讨论了其他设计选项。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号