首页> 外文期刊>IEE proceedings. Part G, Circuits, devices and systems >Design and realisation of a new hardware efficient IP core for the 1-D discrete Fourier transform
【24h】

Design and realisation of a new hardware efficient IP core for the 1-D discrete Fourier transform

机译:一维离散傅里叶变换的新型硬件高效IP核的设计与实现

获取原文
获取原文并翻译 | 示例
           

摘要

The authors present a new hardware efficient design approach and the associated intellectual property (IP) core design for a one-dimensional (1-D) discrete Fourier transform (DFT). They optimise the proposed DFT design, at both the algorithmic and architectural levels, to provide low hardware cost. At the algorithmic level, first a radix-2~(c) algorithm is used to split a 1-D length-N DFT into multiple 1-D length-N/2~(c) DFTs to facilitate computation sharing between parallel DFT outputs. Then, the length-N/2~(c) DFT is formulated into cyclic convolution form to facilitate the reduction of hardware cost. By applying a word-level sharing technique to explore the symmetries of DFT coefficients, four parallel outputs are obtained simultaneously for each length-N/2~(c) DFT. At the architectural level, the design is implemented with a filter-based architecture that can be optimised by bit-level sub-expression sharing. This facilitates the efficient implementation of multiple complex constant multiplications through shifting and addition operations. Compared with some existing designs, the proposed DFT design has lower hardware cost and better timing performance. Moreover, to facilitate design exploration of system integrators using the system-on-chip (SoC) design, the proposed DFT design is realised in soft core format possessing the flexibility of parameter configurations through a graphic user interface (GUI), signal-to-noise (SNR) calculation on the proposed DFT design with finite wordlength effects, and automatic generation of synthesisable VERILOG codes, synthesis scripts, and testbenches. Using the proposed DFT IP design environment, the system integrators can easily generate the desired DFT/IDFT IP core to meet different SoC applications that encapsulate the DFT/IDFT design. An example of the multimedia applications, artificial reverberation on MPEG audio, of the proposed DFT/IDFT IP core is introduced.
机译:作者为一维(1-D)离散傅里叶变换(DFT)提供了一种新的硬件高效设计方法和相关的知识产权(IP)核心设计。他们在算法和体系结构级别上优化了建议的DFT设计,以提供较低的硬件成本。在算法级别,首先使用基数2〜(c)算法将一维长度N DFT拆分为多个一维长度N / 2 /(c)DFT,以促进并行DFT输出之间的计算共享。然后,将长度N / 2〜(c)DFT公式化为循环卷积形式,以利于降低硬件成本。通过应用词级共享技术探索DFT系数的对称性,对于每个长度N / 2〜(c)DFT,可以同时获得四个并行输出。在体系结构级别,该设计是通过基于过滤器的体系结构实现的,该体系结构可以通过位级子表达式共享进行优化。这有助于通过移位和加法运算有效地实现多个复数常数乘法。与现有的一些设计相比,提出的DFT设计具有更低的硬件成本和更好的时序性能。此外,为了促进使用片上系统(SoC)设计的系统集成商的设计探索,所提出的DFT设计以软核格式实现,该软核格式通过图形用户界面(GUI),信号到接口,具有参数配置的灵活性。拟议的DFT设计具有有限字长效应时的噪声(SNR)计算,并自动生成可综合的VERILOG代码,综合脚本和测试平台。使用建议的DFT IP设计环境,系统集成商可以轻松生成所需的DFT / IDFT IP内核,以满足封装DFT / IDFT设计的不同SoC应用。介绍了所提出的DFT / IDFT IP核的多媒体应用示例,即在MPEG音频上的人工混响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号