首页> 外文期刊>IEE proceedings. Part G, Circuits, devices and systems >Bit-level systolic imlementation of 1-D and 2-D discrete wavelet transform
【24h】

Bit-level systolic imlementation of 1-D and 2-D discrete wavelet transform

机译:一维和二维离散小波变换的位级收缩执行

获取原文
获取原文并翻译 | 示例
           

摘要

The author presents a systolic array architecture for VLSI implementation of the one-dimensional discrete wavelet transform (DWT) which computes both high- and low-pass frequency coefficients in the same clock cycle. The architecture is simple, modular and cascadable for computation of one- or multidimensional DWTs. It needs 62% fewer registers than existing architecture, and the hardware utilisation of the proposed structure is very high. Two systolic architectures are presented for bit-level VLSI implementation of 1-D and 2-D DWT. Matrix transposition is avoided in the systolic architecture for bit-level VLSI implementation of 2-D DWTs.
机译:作者提出了用于一维离散小波变换(DWT)的VLSI实现的脉动阵列结构,该结构可在同一时钟周期内计算高通和低通频率系数。该体系结构简单,模块化且可级联,用于计算一维或多维DWT。与现有架构相比,它所需的寄存器减少了62%,并且该架构的硬件利用率非常高。针对1-D和2-D DWT的位级VLSI实现,提出了两种脉动体系结构。对于2D DWT的比特级VLSI实现,在脉动体系结构中避免了矩阵转置。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号