【24h】

High-speed self-timed carry-skip adder

机译:高速自定时进位跳过加法器

获取原文
获取原文并翻译 | 示例
           

摘要

An efficient self-timed carry-skip adder with low area overhead and fast operation is proposed. The adder combines delay-insensitive and bounded delay completion signal detection techniques to define a novel, reliable, area-efficient and high-speed completion-detection circuit. The circuit employs double-rail encoded carry signals together with process-tracking delay circuit elements to efficiently produce a final completion signal of tight acknowledge slack time under different operating conditions. In addition the proposed adder employs carry-skip speed-up circuitry resulting in a novel self-timed carry-skip adder that is quite efficient in terms of both speed and area
机译:提出了一种高效的自定时进位跳频加法器,其开销小,运算速度快。加法器结合了对延迟不敏感的和有界的延迟完成信号检测技术,从而定义了一种新颖,可靠,面积有效的高速完成检测电路。该电路将双轨编码进位信号与过程跟踪延迟电路元件一起使用,以有效地产生在不同工作条件下具有严格确认松弛时间的最终完成信号。另外,所提出的加法器采用进位跳跃加速电路,从而产生了一种新颖的自定时进位跳跃加法器,在速度和面积方面都非常有效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号