...
首页> 外文期刊>IEEE Transactions on Electron Devices >Stacking-MOS Protection Design for Interface Circuits Against Cross-Domain CDM ESD Stresses
【24h】

Stacking-MOS Protection Design for Interface Circuits Against Cross-Domain CDM ESD Stresses

机译:用于跨域CDM ESD应力的接口电路堆叠MOS保护设计

获取原文
获取原文并翻译 | 示例
           

摘要

Electrostatic discharge (ESD) is still a challenging reliability issue for integrated circuits (ICs) in advanced CMOS technology. With the development of ICs toward system-on-chip (SoC) applications, it has been common to integrate multiple separated power domains into a single chip for power management or noise isolation considerations. Besides, the fabricated transistors with thinner gate oxide for high-speed operation cause the ICs more sensitive to charged-device model (CDM) ESD events, especially under cross-domain stresses. The traditional cross-domain CDM ESD protection would result in some restrictions on circuit applications or cause some performance degradation. Thus, a new protection design with stacking footer/header metal-oxide-semiconductor (MOS) structure against cross-domain CDM ESD stresses was proposed in this work and verified in 0.18-mu m CMOS technology. The proposed design got higher ESD robustness under CDM and HBM (human body model) ESD tests. Moreover, the CDM robustness of different stacking-MOS protection designs was also investigated in detail.
机译:静电放电(ESD)仍然是高级CMOS技术中集成电路(IC)的具有挑战性的可靠性问题。随着ICS对片上系统(SOC)应用的影响,它一直是将多个分离的电源域集成到单个芯片中,以进行电源管理或噪声隔离注意事项。此外,具有较薄栅极的制造晶体管用于高速操作,导致IC对充电装置模型(CDM)ESD事件更敏感,尤其是在跨域应力下。传统的跨域CDM ESD保护将导致电路应用的一些限制或导致一些性能下降。因此,在该工作中提出了一种具有堆叠页脚/头部金属 - 氧化物半导体(MOS)结构的新的保护设计,并在该工作中提出了一种抗域CDM ESD应力,并在0.18-mu M CMOS技术中验证。所提出的设计在CDM和HBM(人体模型)ESD测试下获得了更高的ESD稳健性。此外,还详细研究了不同堆叠MOS保护设计的CDM鲁棒性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号