...
首页> 外文期刊>IEICE Electronics Express >A 101 dB dynamic range, 2 kHz bandwidth delta-sigma modulator with a modified feed-forward architecture
【24h】

A 101 dB dynamic range, 2 kHz bandwidth delta-sigma modulator with a modified feed-forward architecture

机译:具有改进的前馈架构的101 dB动态范围,2 kHz带宽Δ-Sigma调制器

获取原文
           

摘要

This paper presents a modified feed-forward (FF) delta-sigma modulator architecture that simplifies the switched-capacitor network of an analog adder in front of the quantizer. By eliminating the internal FF path from the first integrator output, the number of capacitors in the analog adder is reduced and the load capacitance of the first integrator becomes independent of the quantizer resolution. To verify the proposed modulator architecture, a three-bit second-order delta-sigma analog-to-digital converter (ADC) is implemented. The prototype ADC is fabricated in a 0.18 μm CMOS process with an active die area of 0.095 mm2. It achieves a dynamic range (DR) of 101.0 dB and a peak signal-to-noise and distortion ratio (SNDR) of 97.1 dB in a 2 kHz signal bandwidth while consuming 63.4 μW from a 1.8 V/1.65 V power supply.
机译:本文介绍了修改的前馈(FF)Δ-Σ调制器架构,可简化量化器前面的模拟加法器的开关电容网络。通过从第一积分器输出中消除内部FF路径,模拟加法器中的电容数减小,并且第一积分器的负载电容变得独立于量化器分辨率。为了验证所提出的调制器架构,实现了三位二阶Δ-Sigma模数转换器(ADC)。原型ADC以0.18μm的CMOS工艺制造,活性模面积为0.095mm 2。它在2kHz信号带宽中实现了101.0dB的动态范围(DR),以及97.1dB的峰值信号 - 噪声和失真比​​(SNDR),同时从1.8V / 1.65 V电源消耗63.4μW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号