首页> 外文期刊>IEEE Solid-State Circuits Letters >Secondary Side-Channel Wireline Communication Using Transmitter Clock Frequency Modulation
【24h】

Secondary Side-Channel Wireline Communication Using Transmitter Clock Frequency Modulation

机译:二次侧通道有线通信使用发射机时钟频率调制

获取原文
获取原文并翻译 | 示例
           

摘要

A secondary communication link, or side-channel, is proposed, which uses binary frequency shift keying to modulate the frequency of a high-speed wireline transmitter clock. This side-channel data is then received using the corresponding receiver’s conventional clock and data recovery (CDR) circuit. An analysis of the CDR loop parameters demonstrates that, within certain limits, the side-channel does not impact the signal integrity of the primary high-speed data. Measurements were made on a side-channel prototype using a 56-Gb/s PAM-4 (half-rate 14-GHz clock) transceiver in 7-nm FinFET technology through a 15-dB loss channel. Over 104 side-channel bits were transmitted at 50 kb/s, and the side-channel remained error-free with no visible impact on the high-speed link.
机译:提出了一种二级通信链路或侧通道,其使用二进制频移键控来调制高速线缆发射时钟的频率。然后使用相应的接收器的传统时钟和数据恢复(CDR)电路接收该侧通道数据。 CDR环路参数的分析表明,在某些限制内,侧通道不会影响主要高速数据的信号完整性。通过15-DB损耗通道使用7-NM FinFET技术的56 GB / S PAM-4(半速率14-GHz时钟)收发器在侧通道原型上进行测量。超过10. 4 侧通道位以50kb / s传输,侧通道保持无差错,对高速链路没有可见的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号