首页> 外文期刊>Procedia Computer Science >The JTAG Circuit Design of Accomplishing Dynamic Reconfiguration
【24h】

The JTAG Circuit Design of Accomplishing Dynamic Reconfiguration

机译:实现动态重配置的JTAG电路设计

获取原文
           

摘要

Partial reconfiguration is a technology that the different bitstream is loaded into reconfigurable region to realize the different functions. Partial reconfiguration be able to make reconfigurable time shorten greatly and implement time division multiplex access of logic resources. JTAG (Joint Test Action Group) is an essential module of FPGA (Field Programmable Gate Array), accomplishing testing, configuration and soon. As the result of supporting user-defined instruction, JTAG circuit has the good extensibility. In order to implement partial reconfiguration of logic resources, this paper puts forward dynamic reconfiguration instruction-DRP, and designs the JTAG circuit of accomplishing dynamic reconfiguration.
机译:部分重配置是将不同的比特流加载到可重配置区域以实现不同功能的技术。部分重配置可以使可重配置的时间大大缩短,并实现逻辑资源的时分多路复用访问。 JTAG(联合测试行动小组)是FPGA(现场可编程门阵列)的重要模块,可以完成测试,配置并很快完成。由于支持用户自定义指令,JTAG电路具有良好的可扩展性。为了实现逻辑资源的部分重配置,提出了动态重配置指令-DRP,并设计了实现动态重配置的JTAG电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号