首页> 外文期刊>International journal of reconfigurable computing >An Asynchronous FPGA Block with Its Tech-Mapping Algorithm Dedicated to Security Applications
【24h】

An Asynchronous FPGA Block with Its Tech-Mapping Algorithm Dedicated to Security Applications

机译:专用于安全应用的异步FPGA模块及其技术映射算法

获取原文
           

摘要

This paper presents an FPGA tech-mapping algorithm dedicated to security applications. The objective is to implement—on a full-custom asynchronous FPGA—secured functions that need to be robust against side-channel attacks (SCAs). The paper briefly describes the architecture of this FPGA that has been designed and prototyped in CMOS 65 nm to target various styles of asynchronous logic including 2-phase and 4-phase communication protocols and 1-of-n data encoding. This programmable architecture is designed to be electrically balanced in order to fit the security requirements. It allows fair comparisons between different styles of asynchronous implementations. In order to illustrate the FPGA flexibility and security, a case study has been implemented in 2-phase and 4-phase Quasi-Delay-Insensitive (QDI) logic.
机译:本文提出了专用于安全应用的FPGA技术映射算法。目的是在完全定制的异步FPGA上实现安全的功能,这些功能需要强大的功能以抵抗边信道攻击(SCA)。本文简要描述了该FPGA的体系结构,该体系结构已在CMOS 65nm中设计和原型化,以针对各种样式的异步逻辑,包括2相和4相通信协议以及n的1-of数据编码。此可编程体系结构设计为电气平衡的,以符合安全要求。它允许在不同样式的异步实现之间进行公平的比较。为了说明FPGA的灵活性和安全性,已经在2相和4相准延迟不敏感(QDI)逻辑中进行了案例研究。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号