...
首页> 外文期刊>International Journal of Information Technology >FPGA Implementation of Adaptive Clock Recovery for TDMoIP Systems
【24h】

FPGA Implementation of Adaptive Clock Recovery for TDMoIP Systems

机译:TDMoIP系统的自适应时钟恢复的FPGA实现

获取原文
           

摘要

Circuit switched networks widely used until the end of the 20th century have been transformed into packages switched networks. Time Division Multiplexing over Internet Protocol (TDMoIP) is a system that enables Time Division Multiplexing (TDM) traffic to be carried over packet switched networks (PSN). In TDMoIP systems, devices that send TDM data to the PSN and receive it from the network must operate with the same clock frequency. In this study, it was aimed to implement clock synchronization process in Field Programmable Gate Array (FPGA) chips using time information attached to the packages received from PSN. The designed hardware is verified using the datasets obtained for the different carrier types and comparing the results with the software model. Field tests are also performed by using the real time TDMoIP system.
机译:直到20世纪末,广泛使用的电路交换网络已转变为封装交换网络。 Internet协议上的时分多路复用(TDMoIP)是一种使时分多路复用(TDM)流量能够通过分组交换网络(PSN)承载的系统。在TDMoIP系统中,将TDM数据发送到PSN并从网络接收数据的设备必须以相同的时钟频率运行。在这项研究中,其目的是使用附加到从PSN接收到的封装的时间信息在现场可编程门阵列(FPGA)芯片中实现时钟同步过程。使用针对不同载波类型获得的数据集验证设计的硬件,并将结果与​​软件模型进行比较。还可以使用实时TDMoIP系统执行现场测试。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号