...
首页> 外文期刊>International Journal of Engineering and Technology >Analysis & Design of Network in Reusable Sub-Systems
【24h】

Analysis & Design of Network in Reusable Sub-Systems

机译:可重用子系统中的网络分析与设计

获取原文
           

摘要

Models of computation (MOC) provide a framework to model various algorithms and activities, while accounting for and exploiting concurrency and synchronization aspects.. Further, a combination of these MOCs may be needed to truly represent a given Network-onChip (NOC) region and may further differ from a global to a local region. We have analyzed various models of computation (MOC) suitable for NoC. We have modeled a concurrent architecture for a customizable and scalable NOC in a system-level modeling environment using MLDesigner. MLDesigner provides a system level modeling platform, which allows one to integrate such MOCs together. We provide simulation results for various scheduling criteria, injection rates, buffer sizes, and network traffic. We abstracted area results for a 4×4 mesh based NoC from its Field Programmable Gate Arrays (FPGA) implementation. We have further quantified all the results and presented them from a system architect’s view.
机译:计算模型(MOC)提供了一个框架,可以对各种算法和活动进行建模,同时考虑并利用并发和同步方面。此外,可能需要将这些MOC结合起来才能真正表示给定的芯片网络(NOC)区域和从全球到本地,可能还会有所不同。我们分析了适用于NoC的各种计算模型(MOC)。我们已经使用MLDesigner在系统级建模环境中为可定制和可扩展的NOC建模了并发架构。 MLDesigner提供了一个系统级建模平台,该平台允许将此类MOC集成在一起。我们提供了各种调度标准,注入速率,缓冲区大小和网络流量的仿真结果。我们从其现场可编程门阵列(FPGA)实现中提取了基于4×4网格的NoC的区域结果。我们进一步量化了所有结果,并从系统架构师的角度提出了这些结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号