首页> 外文期刊>International Journal of Advanced Information Technology >A Novel Methodlogy For Thermal Ananalysis & 3-Dimensional Memory Integration
【24h】

A Novel Methodlogy For Thermal Ananalysis & 3-Dimensional Memory Integration

机译:热分析和三维内存集成的新方法

获取原文
           

摘要

The semiconductor industry is reaching a fascinating confluence in several evolutionary trends that will likely lead to a number of revolutionary changes in the design, implementation, scaling, and the use of computer systems. However, recently Moore's law has come to a stand-still since device scaling beyond 65 nm is not practical. 2D integration has problems like memory latency, power dissipation, and large foot-print. 3D technology comes as a solution to the problems posed by 2D integration. The utilization of 3D is limited by the problem of temperature crisis. It is important to develop an accurate power profile extraction methodology to design 3D structure. In this paper, design of 3D integration of memory is considered and hence the static power dissipation of the memory cell is analysed in transistor level and is used to accurately model the inter-layer thermal effects for 3D memory stack. Subsequently, packaging of the chip is considered and modelled using an architecture level simulator. This modelling is intended to analyse the thermal effects of 3D memory, its reliability and lifetime of the chip, with greater accuracy
机译:半导体行业在几个演进趋势中取得了令人着迷的融合,这很可能导致计算机系统的设计,实现,扩展和使用方面发生一系列革命性变化。但是,最近的摩尔定律已停滞不前,因为超过65 nm的器件缩放不切实际。 2D集成存在诸如内存延迟,功耗和占用空间大的问题。 3D技术可以解决2D集成带来的问题。 3D的使用受到温度危机问题的限制。开发准确的功率曲线提取方法以设计3D结构非常重要。在本文中,考虑了存储器的3D集成设计,因此在晶体管级别分析了存储器单元的静态功耗,并用于对3D存储器堆栈的层间热效应进行精确建模。随后,使用体系结构级别的模拟器对芯片的封装进行考虑和建模。此建模旨在更精确地分析3D内存的热效应,其可靠性和芯片寿命

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号