首页> 外文期刊>IEICE transactions on information and systems >Reconfiguration Process Optimization of Dynamically Coarse Grain Reconfigurable Architecture for Multimedia Applications
【24h】

Reconfiguration Process Optimization of Dynamically Coarse Grain Reconfigurable Architecture for Multimedia Applications

机译:多媒体应用中动态粗粒度可重构体系结构的重构过程优化

获取原文
           

摘要

This paper presents a novel architecture design to optimize the reconfiguration process of a coarse-grained reconfigurable architecture (CGRA) called Reconfigurable Multimedia System II (REMUS-II). In REMUS-II, the tasks in multi-media applications are divided into two parts: computing-intensive tasks and control-intensive tasks. Two Reconfigurable Processor Units (RPUs) for accelerating computing-intensive tasks and a Micro-Processor Unit (μPU) for accelerating control-intensive tasks are contained in REMUS-II. As a large-scale CGRA, REMUS-II can provide satisfying solutions in terms of both efficiency and flexibility. This feature makes REMUS-II well-suited for video processing, where higher flexibility requirements are posed and a lot of computation tasks are involved. To meet the high requirement of the dynamic reconfiguration performance for multimedia applications, the reconfiguration architecture of REMUS-II should be well designed. To optimize the reconfiguration architecture of REMUS-II, a hierarchical configuration storage structure and a 3-stage reconfiguration processing structure are proposed. Furthermore, several optimization methods for configuration reusing are also introduced, to further improve the performance of reconfiguration process. The optimization methods include two aspects: the multi-target reconfiguration method and the configuration caching strategies. Experimental results showed that, with the reconfiguration architecture proposed, the performance of reconfiguration process will be improved by 4 times. Based on RTL simulation, REMUS-II can support the 1080p@32fps of H.264 HiP@Level4 and 1080p@40fps High-level MPEG-2 stream decoding at the clock frequency of 200MHz. The proposed REMUS-II system has been implemented on a TSMC 65nm process. The die size is 23.7mm~(2) and the estimated on-chip dynamic power is 620mW.
机译:本文提出了一种新颖的体系结构设计,以优化称为可重构多媒体系统II(REMUS-II)的粗粒度可重构体系结构(CGRA)的重构过程。在REMUS-II中,多媒体应用程序中的任务分为两部分:计算密集型任务和控制密集型任务。 REMUS-II中包含两个用于加速计算密集型任务的可重配置处理器单元(RPU)和一个用于加速控制密集型任务的微处理器单元(μPU)。作为大型CGRA,REMUS-II可以在效率和灵活性方面提供令人满意的解决方案。此功能使REMUS-II非常适合视频处理,在视频处理中提出了更高的灵活性要求,并且涉及许多计算任务。为了满足多媒体应用程序对动态重配置性能的高要求,应该精心设计REMUS-II的重配置体系结构。为了优化REMUS-II的重配置架构,提出了一种分层配置存储结构和三阶段重配置处理结构。此外,还介绍了几种用于配置重用的优化方法,以进一步提高重新配置过程的性能。优化方法包括两个方面:多目标重新配置方法和配置缓存策略。实验结果表明,通过提出的重构架构,重构过程的性能将提高4倍。基于RTL仿真,REMUS-II可以以200MHz的时钟频率支持H.264 HiP @ Level4的1080p @ 32fps和1080p @ 40fps的高级MPEG-2流解码。拟议的REMUS-II系统已在台积电65纳米工艺上实现。芯片尺寸为23.7mm〜(2),估计片上动态功率为620mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号