首页> 外文期刊>IEICE Electronics Express >Design of co-processor for real-time HMM-based text-to-speech on hardware system applied to Vietnamese
【24h】

Design of co-processor for real-time HMM-based text-to-speech on hardware system applied to Vietnamese

机译:基于实时HMM的越南语硬件语音转语音协处理器设计

获取原文
           

摘要

References(16) Although HMM-based TTS has been studied for many years, there are some limitations such as real-time applications based on low-performance and low cost systems. In this paper, we present a design of a TTS co-processor used for HMM-based Text-to-Speech (TTS) hardware systems. Based on a dedicated FPU and resource sharing architecture, the co-processor can compute a lot of DSP algorithms required by HMM at very high speed. The system has been built and verified on the FPGA system with English and Vietnamese languages. The results show that it can compute up to 3 words per second at frequency of 100 MHz with the resources cost about 32,000 logic elements, 19,000 registers, and 957 KB memory.
机译:参考文献(16)尽管基于HMM的TTS已经研究了很多年,但还是存在一些局限性,例如基于低性能和低成本系统的实时应用。在本文中,我们提出了一种用于基于HMM的文本到语音(TTS)硬件系统的TTS协处理器的设计。基于专用的FPU和资源共享架构,协处理器可以以很高的速度计算HMM所需的许多DSP算法。该系统已使用英语和越南语在FPGA系统上构建并验证。结果表明,它可以在100 MHz的频率下每秒最多计算3个字,而资源成本约为32,000个逻辑元素,19,000个寄存器和957 KB内存。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号