...
首页> 外文期刊>Computing and informatics >Concurrent Generation of Pseudo Random Numbers with LFSR of Fibonacci and Galois Type
【24h】

Concurrent Generation of Pseudo Random Numbers with LFSR of Fibonacci and Galois Type

机译:Fibonacci和Galois型LFSR的伪随机数的并行产生。

获取原文
           

摘要

We have considered implementation of parallel test pattern generator based on a linear feedback shift register (LFSR) with multiple outputs used as a building block in built-in-self-test (BIST) design within SoC. The proposed design can drive several circuits under test (CUT) simultaneously. The mathematical procedure for concurrent pseudo random number (PRN) generation is described. We have implemented LFSRs that generate two and three PRNs in FPGA and ASIC technology. The design was tested at the operating frequency of 400 MHz. Performance which relate to silicon area, dynamic power consumption and speed of operation were estimated. Synopsis Design Compiler and IHP's 130 nm CMOS ASIC design kit were used for synthesis, routing and mapping of LFSR design. Total silicon area of the LFSR with three parallel outputs and polynomial of degree 32, is 0.012 mm2, and dynamic power consumption is less than 1.3 mW. Obtained results indicate that the area overhead and power consumption are small enough and proportional to the degree of feedback polynomial.
机译:我们考虑了基于线性反馈移位寄存器(LFSR)的并行测试码型发生器的实现,该输出具有多个输出,用作SoC内建自测(BIST)设计的基础。所提出的设计可以同时驱动多个被测电路(CUT)。描述了并发伪随机数(PRN)生成的数学过程。我们已经实现了使用FPGA和ASIC技术生成LFSR的功能,该功能可以生成两个和三个PRN。该设计在400 MHz的工作频率下进行了测试。评估了与硅面积,动态功耗和运行速度有关的性能。概要设计编译器和IHP的130 nm CMOS ASIC设计套件用于LFSR设计的合成,路由和映射。具有三个并行输出和多项式为32的多项式的LFSR的总硅面积为0.012 mm2,动态功耗小于1.3 mW。获得的结果表明,面积开销和功耗足够小,并且与反馈多项式的程度成正比。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号