...
首页> 外文期刊>IEEE Transactions on Consumer Electronics >Multiprocessor DSP architectures that implement the FCT based JPEG still picture image compression algorithm with arithmetic coding
【24h】

Multiprocessor DSP architectures that implement the FCT based JPEG still picture image compression algorithm with arithmetic coding

机译:多处理器DSP架构,通过算术编码实现基于FCT的JPEG静止图像压缩算法

获取原文
获取原文并翻译 | 示例
           

摘要

Several parallel pipelined digital signal processor (DSP) architectures that implement the fast cosine transform (FCT)-based Joint Photographers Expert Group (JPEG) still picture image compression algorithm with arithmetic coding for entropy coding are described. The extended JPEG image compression algorithm's average execution time, when compressing and decompressing a 256*256 pixel monochrome still image, varied from 0.61 s to 0.12 s in architectures that contained from one to six processors. A common bus DSP multiprocessor system capable of meeting the critical timing requirements of digital image compression/decompression applications is also presented. In an effort to maximize DSP utilization, a simple static load distribution method is provided for assigning the load to the individual DSPs. These parallel pipelined DSP architectures can be used for a wide range of applications, including the MPEG implementation for video coding.
机译:描述了几种并行流水线数字信号处理器(DSP)架构,这些架构实现了基于快速余弦变换(FCT)的联合摄影师专家组(JPEG)静态图像图像压缩算法,并带有用于熵编码的算术编码。在压缩和解压缩256 * 256像素单色静止图像时,扩展JPEG图像压缩算法的平均执行时间在包含一到六个处理器的体系结构中从0.61 s到0.12 s不等。还提出了一种通用总线DSP多处理器系统,该系统能够满足数字图像压缩/解压缩应用的关键时序要求。为了最大程度地利用DSP,提供了一种简单的静态负载分配方法,用于将负载分配给各个DSP。这些并行流水线DSP架构可用于各种应用,包括用于视频编码的MPEG实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号