...
首页> 外文期刊>Concurrency and Computation >Performance analysis of multi-level parallelism: inter-node, intra-node and hardware accelerators
【24h】

Performance analysis of multi-level parallelism: inter-node, intra-node and hardware accelerators

机译:多级并行性的性能分析:节点间,节点内和硬件加速器

获取原文
获取原文并翻译 | 示例
           

摘要

The advent of multi-core processors has made parallel computing techniques mandatory on mainstream systems. With the recent rise in hardware accelerators, hybrid parallelism adds yet another dimension of complexity to the process of software development. The inner workings of a parallel program are usually difficult to understand and verify. This paper presents a tool for graphical program flow analysis of hardware accelerated parallel programs. It monitors the hybrid program execution to record and visualize many performance relevant events along the way. Representative real-world applications written for both IBM's Cell processor and NVIDIA'S CUDA API are studied exemplarily. With our combined monitoring and visualization approach for hardware accelerated multi-core and multi-node systems we take the next step in tool evolution towards a highly improved level of detail, precision, and completeness. The contents of this paper is of interest to developers of hardware accelerated applications as well as performance tool architects.
机译:多核处理器的出现使并行计算技术成为主流系统的必需技术。随着最近硬件加速器的兴起,混合并行机制为软件开发过程增加了另一层面的复杂性。并行程序的内部工作通常很难理解和验证。本文介绍了一种用于硬件加速并行程序的图形程序流分析的工具。它监视混合程序的执行,以记录和可视化过程中与性能相关的许多事件。示例性地研究了为IBM的Cell处理器和NVIDIA的CUDA API编写的代表性实际应用程序。利用我们针对硬件加速的多核和多节点系统的组合监视和可视化方法,我们朝着工具改进的下一步迈进了一步,以提高细节,精度和完整性。硬件加速应用程序的开发人员以及性能工具架构师都对本文的内容感兴趣。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号