...
首页> 外文期刊>Computers, IEEE Transactions on >Compressing Cache State for Postsilicon Processor Debug
【24h】

Compressing Cache State for Postsilicon Processor Debug

机译:压缩高速缓存状态以进行后硅处理器调试

获取原文
获取原文并翻译 | 示例
           

摘要

During postsilicon processor debugging, we need to frequently capture and dump out the internal state of the processor. Since internal state constitutes all memory elements, the bulk of which is composed of cache, the problem is essentially that of transferring cache contents off-chip, to a logic analyser. In order to reduce the transfer time and save expensive logic analyser memory, we propose to compress the cache contents on their way out. We present a hardware compression engine for cache data using a Cache-Aware Compression strategy that exploits knowledge of the cache fields and their behavior to achieve an effective compression. Experimental results indicate that the technique results in 7-31 percent better compression than one that treats the data as just one long bit stream. We also describe and evaluate a parallel compression architecture that uses multiple compression engines, resulting in a 54 percent reduction in transfer time.
机译:在后硅处理器调试期间,我们需要经常捕获和转储处理器的内部状态。由于内部状态构成了所有存储元件,其中大部分由高速缓存组成,因此问题本质上是将高速缓存内容从芯片外传输到逻辑分析仪的问题。为了减少传输时间并节省昂贵的逻辑分析仪内存,我们建议在缓存内容压缩时将其压缩。我们提出了一种使用缓存感知压缩策略的缓存数据硬件压缩引擎,该策略利用缓存字段及其行为的知识来实现​​有效压缩。实验结果表明,与仅将数据视为一个长比特流的压缩技术相比,该技术的压缩率提高了7-31%。我们还将描述和评估使用多个压缩引擎的并行压缩体系结构,从而使传输时间减少54%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号