...
首页> 外文期刊>Computers & Digital Techniques, IET >Fault-tolerance techniques for hybrid CMOSanoarchitecture
【24h】

Fault-tolerance techniques for hybrid CMOSanoarchitecture

机译:混合CMOS /纳米架构的容错技术

获取原文
获取原文并翻译 | 示例
           

摘要

The authors propose two fault-tolerance techniques for hybrid CMOSanoarchitecture implementing logic functions as look-up tables. The authors compare the efficiency of the proposed techniques with recently reported methods that use single coding schemes in tolerating high fault rates in nanoscale fabrics. Both proposed techniques are based on error correcting codes to tackle different fault rates. In the first technique, the authors implement a combined two-dimensional coding scheme using Hamming and Bose-Chaudhuri-Hocquenghem (BCH) codes to address fault rates greater than 5%. In the second technique, Hamming coding is complemented with bad line exclusion technique to tolerate fault rates higher than the first proposed technique (up to 20%). The authors have also estimated the improvement that can be achieved in the circuit reliability in the presence of Don¿t Care Conditions. The area, latency and energy costs of the proposed techniques were also estimated in the CMOS domain.
机译:作者提出了两种用于实现逻辑功能作为查找表的CMOS /纳米混合体系结构的容错技术。作者将提议的技术与最近报道的使用单一编码方案的方法的效率进行了比较,该方法使用单编码方案来容忍纳米级织物中的高故障率。两种提出的技术都是基于纠错码来解决不同的故障率。在第一种技术中,作者使用汉明码和Bose-Chaudhuri-Hocquenghem(BCH)码实现了组合的二维编码方案,以解决故障率大于5%的问题。在第二种技术中,汉明编码与不良线路排除技术相辅相成,可以承受比第一种提出的技术更高的故障率(高达20%)。作者还估计了在有Donƒt?t护理条件的情况下可以提高电路可靠性。还在CMOS域中估计了所提出技术的面积,等待时间和能源成本。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号