首页> 外文期刊>Computers & Digital Techniques, IET >Decimal floating-point antilogarithmic converter based on selection by rounding: algorithm and architecture
【24h】

Decimal floating-point antilogarithmic converter based on selection by rounding: algorithm and architecture

机译:基于舍入选择的十进制浮点对数转换器:算法和体系结构

获取原文
获取原文并翻译 | 示例
           

摘要

This study presents the algorithm and architecture of the decimal floating-point (DFP) antilogarithmic converter, based on the digit-recurrence algorithm with selection by rounding. The proposed approach can compute faithful DFP antilogarithmic results for any one of the three DFP formats specified in the IEEE 754-2008 standard. The proposed architecture is synthesised with an STM 90-nm standard cell library and the results show that the critical path delay and the number of clock cycles of the proposed Decimal64 antilogarithmic converter are 1.26 ns (28.0 FO4) and 19, respectively, and the total hardware complexity is 29325 NAND2 gates. The delay estimation results of the proposed architecture show that it has a significant decrease in terms of latency in contrast with recently published high performance decimal CORDIC implementations.
机译:本文研究了基于四舍五入的数字递归算法的十进制浮点数对数转换器的算法和体系结构。对于IEEE 754-2008标准中指定的三种DFP格式中的任何一种,建议的方法都可以计算出忠实的DFP反对数结果。所提出的架构是使用STM 90-nm标准单元库合成的,结果表明,所提出的Decimal64反对数转换器的关键路径延迟和时钟周期数分别为1.26 ns(28.0 FO4)和19,总和硬件复杂度是29325 NAND2门。所提出的体系结构的延迟估计结果表明,与最近发布的高性能十进制CORDIC实现相比,它的延迟显着减少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号