首页> 外文期刊>Computers & Digital Techniques, IET >Reconfiguration time overhead on field programmable gate arrays: reduction and cost model
【24h】

Reconfiguration time overhead on field programmable gate arrays: reduction and cost model

机译:现场可编程门阵列的重新配置时间开销:减少和成本模型

获取原文
获取原文并翻译 | 示例
       

摘要

Partial reconfiguration suffers from low performance and thus its use is limited when the reconfiguration overhead is too high compared to the task execution time. To overcome this issue, the authors present a fast internal configuration access port (ICAP) controller, FaRM, providing high-speed configuration and easy-to-use readback capabilities, reducing configuration overhead as much as possible. In order to enhance performance, FaRM uses techniques such as master accesses, ICAP overclocking, bitstream pre-load into a controller and bitstream compression technique, Offset-run length encoding (RLE), which is an improvement of the RLE algorithm. Combining these approaches allows us to achieve an ICAP theoretical throughput of 800 MB/S at 200 MHz. In order to complete our approach, we provide a cost model for the reconfiguration overhead for the system level that can be used during the early stages of development. The authors tested their approach on an Advanced Encryption Standard (AES) encryption/decryption architecture.
机译:部分重配置的性能低下,因此当重配置开销与任务执行时间相比过高时,它的使用将受到限制。为了克服这个问题,作者提出了一种快速内部配置访问端口(ICAP)控制器FaRM,它提供了高速配置和易于使用的回读功能,从而尽可能地减少了配置开销。为了提高性能,FaRM使用诸如主机访问,ICAP超频,将位流预加载到控制器中以及位流压缩技术(偏移行程长度编码(RLE))等技术,这是对RLE算法的改进。结合使用这些方法,我们可以在200 MHz下达到800 MB / S的ICAP理论吞吐量。为了完善我们的方法,我们提供了一个成本模型,用于系统级别的重新配置开销,可以在开发的早期阶段使用它。作者在高级加密标准(AES)加密/解密体系结构上测试了他们的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号