首页> 外文期刊>Computers & Digital Techniques, IET >Field programmable gate arrays-based differential evolution coprocessor: a case study of spectrum allocation in cognitive radio network
【24h】

Field programmable gate arrays-based differential evolution coprocessor: a case study of spectrum allocation in cognitive radio network

机译:基于现场可编程门阵列的差分进化协处理器:以认知无线电网络中的频谱分配为例

获取原文
获取原文并翻译 | 示例
       

摘要

In this study, a scalable coprocessor for accelerating the Differential Evolution (DE) algorithm is presented. The coprocessor is interfaced with PowerPC embedded processor of Xilinx Virtex-5 FX70T Field Programmable Gate Array. In the proposed design, the DE algorithm module is tightly coupled with fitness function module to reduce communication and control overhead. The fixed point DE algorithm is implemented in the coprocessor whereas both fixed and floating point DE are implemented in the embedded processor. Performance of the coprocessor is evaluated by optimising benchmark functions of different complexities. The implementation results show that the coprocessor is 73.14??160.2?? and 2.19??27.63?? faster compared to the software execution time of the floating and fixed point algorithm respectively. As a case study, spectrum allocation problem of cognitive radio network is evaluated with the coprocessor. Results show an acceleration of 76.79??105?? and 5.19??6.91?? with respect to floating and fixed point DE in embedded processor. It is also observed that the application occupies 56% of BRAM, 54% of DSP48E, 16% of slice LUTs and maximum frequency of operation as 63.55 MHz in a Virtex-5 FPGA. This type of coprocessor is suitable for embedded applications where the fitness function remains unchanged.
机译:在这项研究中,提出了一种用于加速差分进化(DE)算法的可伸缩协处理器。协处理器与Xilinx Virtex-5 FX70T现场可编程门阵列的PowerPC嵌入式处理器接口。在提出的设计中,DE算法模块与适应度函数模块紧密耦合,以减少通信和控制开销。定点DE算法在协处理器中实现,而定点DE和浮点DE都在嵌入式处理器中实现。通过优化不同复杂度的基准功能来评估协处理器的性能。实现结果表明协处理器为73.14 ?? 160.2 ??。和2.19 ?? 27.63 ??与浮点算法和定点算法的软件执行时间相比,速度更快。作为案例研究,使用协处理器评估认知无线电网络的频谱分配问题。结果显示加速度为76.79 ?? 105?和5.19 ?? 6.91 ??关于嵌入式处理器中的浮点和定点DE。还可以观察到,在Virtex-5 FPGA中,该应用程序占BRAM的56%,DSP48E的54%,片LUT的16%,最大工作频率为63.55 MHz。这种类型的协处理器适用于适应性功能保持不变的嵌入式应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号