...
首页> 外文期刊>Computers & Digital Techniques, IET >Impact of spintronic memory on multicore cache hierarchy design
【24h】

Impact of spintronic memory on multicore cache hierarchy design

机译:自旋电子存储器对多核缓存层次结构设计的影响

获取原文
获取原文并翻译 | 示例
           

摘要

Spintronic memory [spin-transfer torque-magnetic random access memory (STT-MRAM)] is an attractive alternative technology to CMOS since it offers higher density and virtually no leakage current. Spintronic memory continues to require higher write energy, however, presenting a challenge to memory hierarchy design when energy consumption is a concern. This study motivates the use of STT-MRAM for the first-level caches of a multicore processor to reduce energy consumption without significantly degrading the performance. The large STT-MRAM first-level cache implementation saves leakage power. Moreover, the use of small level-0 cache regains the performance drop due to STT-MRAM long write latencies. The combination of both reduces the energy-delay product by 65% on average compared with CMOS baseline. The proposed STT hierarchy also shows good scalability over the CMOS with a few benchmarks which scale significantly better. The PARSEC and Splash2 benchmark suites are analysed running on a modern multicore platform, comparing performance, energy consumption and scalability of the spintronic cache system to a CMOS design.
机译:自旋电子存储器[自旋传递扭矩磁性随机存取存储器(STT-MRAM)]是CMOS的一种有吸引力的替代技术,因为它具有更高的密度,并且几乎没有泄漏电流。自旋电子存储器继续需要更高的写入能量,但是,当能源消耗成为问题时,对存储器层次结构设计提出了挑战。这项研究促使STT-MRAM用于多核处理器的一级缓存,从而在不显着降低性能的情况下减少能耗。大型STT-MRAM一级缓存实现可节省泄漏功率。此外,由于STT-MRAM的长写延迟,使用小级0缓存可以重新获得性能下降。与CMOS基准线相比,两者的组合平均可减少65%的能量延迟积。所提出的STT层次结构还显示了在CMOS上的良好可伸缩性,同时具有一些基准,这些基准可显着更好地扩展。分析了PARSEC和Splash2基准套件在现代多核平台上运行的情况,比较了自旋电子缓存系统与CMOS设计的性能,能耗和可伸缩性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号