首页> 外文期刊>Circuits and systems >Design and Analysis of Low Power Hybrid Memristor-CMOS Based Distinct Binary Logic Nonvolatile SRAM Cell
【24h】

Design and Analysis of Low Power Hybrid Memristor-CMOS Based Distinct Binary Logic Nonvolatile SRAM Cell

机译:基于低功耗混合忆阻器CMOS的二元逻辑非易失性SRAM单元的设计与分析

获取原文
获取原文并翻译 | 示例
           

摘要

Memristor is a newly found fourth circuit element for the next generation emerging nonvolatile memory technology. In this paper, design of new type of nonvolatile static random access memory cell is proposed by using a combination of memristor and complemented metal oxide semiconductor. Biolek memristor model and CMOS 180 nm technology are used to form a single cell. By introducing distinct binary logic to avoid safety margin is left for each binary logic output and enables better read/write data integrity. The total power consumption reduces from 0.407 mw (milli-watt) to 0.127 mw which is less than existing memristor based memory cell of the same CMOS technology. Read and write time is also significantly reduced. However, write time is higher than conventional 6T SRAM cell and can be reduced by increasing motion of electron in the memristor. The change of the memristor state is shown by applying piecewise linear input voltage.
机译:忆阻器是新发现的用于下一代新兴非易失性存储技术的第四电路元件。本文结合忆阻器和互补金属氧化物半导体,提出了一种新型的非易失性静态随机存取存储单元的设计。 Biolek忆阻器模型和CMOS 180 nm技术用于形成单个单元。通过引入独特的二进制逻辑,可以避免为每个二进制逻辑输出留有安全裕度,并可以实现更好的读/写数据完整性。总功耗从0.407毫瓦(毫瓦)降低到0.127毫瓦,这比相同CMOS技术的现有基于忆阻器的存储单元要少。读写时间也大大减少。但是,写入时间比传统的6T SRAM单元高,并且可以通过增加忆阻器中电子的运动来减少写入时间。通过施加分段线性输入电压可以显示忆阻器状态的变化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号