首页> 外文期刊>Circuits and systems >SRAM Cell Leakage Control Techniques for Ultra Low Power Application: A Survey
【24h】

SRAM Cell Leakage Control Techniques for Ultra Low Power Application: A Survey

机译:用于超低功耗应用的SRAM单元泄漏控制技术:一项调查

获取原文
获取原文并翻译 | 示例
           

摘要

Low power supply operation with leakage power reduction is the prime concern in modern nano-scale CMOS memory devices. In the present scenario, low leakage memory architecture becomes more challenging, as it has 30% of the total chip power consumption. Since, the SRAM cell is low in density and most of memory processing data remain stable during the data holding operation, the stored memory data are more affected by the leakage phenomena in the circuit while the device parameters are scaled down. In this survey, origins of leakage currents in a short-channel device and various leakage control techniques for ultra-low power SRAM design are discussed. A classification of these approaches made based on their key design and functions, such as biasing technique, power gating and multi-threshold techniques. Based on our survey, we summarize the merits and demerits and challenges of these techniques. This comprehensive study will be helpful to extend the further research for future implementations.
机译:低功耗操作和泄漏功率降低是现代纳米级CMOS存储设备的主要关注点。在目前的情况下,低泄漏存储器架构更具挑战性,因为它占芯片总功耗的30%。由于SRAM单元的密度低,并且大多数存储器处理数据在数据保持操作期间保持稳定,因此在按比例缩小器件参数的同时,所存储的存储器数据更受电路中泄漏现象的影响。在这项调查中,讨论了短通道器件中泄漏电流的来源以及用于超低功耗SRAM设计的各种泄漏控制技术。这些方法的分类基于其关键设计和功能,例如偏置技术,功率门控和多阈值技术。根据我们的调查,我们总结了这些技术的优缺点和挑战。这项全面的研究将有助于为将来的实现扩展进一步的研究。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号