...
首页> 外文期刊>IEEE Transactions on Circuits and Systems for Video Technology >A Fast Algorithm and Its VLSI Architecture for Fractional Motion Estimation for H.264/MPEG-4 AVC Video Coding
【24h】

A Fast Algorithm and Its VLSI Architecture for Fractional Motion Estimation for H.264/MPEG-4 AVC Video Coding

机译:H.264 / MPEG-4 AVC视频编码的分数运动估计的快速算法及其VLSI架构

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a fast algorithm and its VLSI architecture for H.264 fractional motion estimation. Motivated by the high correlation of cost between neighboring fractional pel position, the proposed algorithm efficiently explores the neighborhood position around the minimum one and thus skips other unlikely ones. Thus, the proposed search pattern and early termination under constant quantization parameter can reduce about 50% of computation complexity compared to that in reference software but only with 0.1-0.2 dB peak signal-to-noise ratio degradation and less than 2% of bit rate increase. The VLSI architecture of the proposed algorithm thus can save 40% of area cost due to only half of the processing elements and save 14% of searching time when compared with the previous design
机译:本文提出了一种用于H.264分数运动估计的快速算法及其VLSI架构。由于相邻小数像素位置之间的成本之间的高度相关性,该算法有效地探索了最小像素位置附近的邻域位置,从而跳过了其他不太可能的位置。因此,与参考软件相比,在恒定量化参数下建议的搜索模式和提前终止可以减少大约50%的计算复杂度,但峰值信噪比降级只有0.1-0.2 dB,比特率不到2%增加。因此,与以前的设计相比,该算法的VLSI架构仅占一半的处理元件即可节省40%的面积成本,并节省14%的搜索时间

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号