...
首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >A novel multiplexer-based low-power full adder
【24h】

A novel multiplexer-based low-power full adder

机译:一种基于多路复用器的新型低功耗全加法器

获取原文
获取原文并翻译 | 示例
           

摘要

The 1-bit full adder circuit is a very important component in the design of application specific integrated circuits. This paper presents a novel low-power multiplexer-based 1-bit full adder that uses 12 transistors (MBA-12T). In addition to reduced transition activity and charge recycling capability, this circuit has no direct connections to the power-supply nodes, leading to a noticeable reduction in short-current power consumption. Intensive HSPICE simulation shows that the new adder has more than 26% in power savings over conventional 28-transistor CMOS adder and it consumes 23% less power than 10-transistor adders (SERF and 10T ) and is 64% faster.
机译:1位全加法器电路是专用集成电路设计中非常重要的组成部分。本文介绍了一种新颖的基于低功耗多路复用器的1位全加法器,它使用12个晶体管(MBA-12T)。除了减少过渡活动和电荷回收能力外,该电路还没有直接连接到电源节点,从而显着降低了短电流功耗。密集的HSPICE仿真显示,与传统的28晶体管CMOS加法器相比,新的加法器可节省26%以上的功耗,比10晶体管的加法器(SERF和10T)功耗低23%,并且速度提高64%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号