...
首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Design and Application of Faithfully Rounded and Truncated Multipliers With Combined Deletion, Reduction, Truncation, and Rounding
【24h】

Design and Application of Faithfully Rounded and Truncated Multipliers With Combined Deletion, Reduction, Truncation, and Rounding

机译:组合删除,归约,截断和舍入的忠实舍入乘法器的设计和应用

获取原文
获取原文并翻译 | 示例
           

摘要

A faithfully rounded truncated multiplier design is presented where the maximum absolute error is guaranteed to be no more than 1 unit of least position. The proposed method jointly considers the deletion, reduction, truncation, and rounding of partial product bits in order to minimize the number of full adders and half adders during tree reduction. Experimental results demonstrate the efficiency of the proposed faithfully truncated multiplier with area saving rates of more than 30%. In addition, the truncated multiplier design also has smaller delay due to the smaller bit width in the final carry-propagate adder.
机译:提出了一种忠实舍入的舍位乘法器设计,其中最大绝对误差保证不超过最小位置的1个单位。所提出的方法共同考虑部分乘积位的删除,减少,截断和舍入,以在树减少期间最小化全加器和半加器的数量。实验结果证明了所提出的忠实截断的乘法器的效率,节省了30%以上的面积。此外,由于最终进位传播加法器的位宽较小,因此截尾乘法器设计的延迟也较小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号