...
首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >An Improved Two-Step Binary Logarithmic Converter for FPGAs
【24h】

An Improved Two-Step Binary Logarithmic Converter for FPGAs

机译:用于FPGA的改进的两步二进制对数转换器

获取原文
获取原文并翻译 | 示例
           

摘要

This brief describes an improved binary linear-to-log (Lin2Log) conversion algorithm that has been optimized for implementation on a field-programmable gate array. The algorithm is based on a piecewise linear (PWL) approximation of the transform curve combined with a PWL approximation of a scaled version of a normalized segment error. The architecture presented achieves 23 bits of fractional precision while using just one 18K-bit block RAM (BRAM), and synthesis results indicate operating frequencies of 93 and 110 MHz when implemented on Xilinx Spartan3 and Spartan6 devices, respectively. Memory requirements are reduced by exploiting the symmetrical properties of the normalized error curve, allowing it to be more efficiently implemented using the combinatorial logic available in the reconfigurable fabric instead of using a second BRAM inefficiently. The same principles can be also adapted to applications where higher accuracy is needed.
机译:本简介描述了一种改进的二进制线性对数(Lin2Log)转换算法,该算法已针对在现场可编程门阵列上的实现进行了优化。该算法基于变换曲线的分段线性(PWL)近似与归一化分段误差的缩放版本的PWL近似相结合。所展示的架构仅使用一个18K位的Block RAM(BRAM)即可达到23位的小数精度,综合结果表明,分别在Xilinx Spartan3和Spartan6器件上实现时,其工作频率分别为93和110 MHz。通过利用归一化误差曲线的对称特性来减少内存需求,从而允许使用可重配置结构中可用的组合逻辑来更有效地实现内存需求,而不是低效地使用第二个BRAM。同样的原理也可以适用于需要更高精度的应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号