首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A 0.6-V 9-bit 1-MS/s Charging Sharing SAR ADC With Judging-Window Switching Logic and Independent Reset Comparator for Power-Effective Applications
【24h】

A 0.6-V 9-bit 1-MS/s Charging Sharing SAR ADC With Judging-Window Switching Logic and Independent Reset Comparator for Power-Effective Applications

机译:0.6V 9位1-MS / S充电共享SAR ADC,采用判断窗口切换逻辑和独立复位比较器,用于电力有效应用

获取原文
获取原文并翻译 | 示例
       

摘要

This brief presents a 9-bit energy-effective charge sharing (CS) SAR ADC by using judging window switching logic. The power consumption of the DAC is greatly reduced when the signal is within a predefined small window. An independent reset technique is properly designed to improve the power efficiency of the latch comparator. Fabricated in a 0.18-mu m process, the 9-bit ADC occupies a die area of 0.15 mm(2). Through optimized design, a maximum 75% and 37% power savings are obtained in the DAC and comparator, respectively. The measured DNL and INL are less than +0.56/-0.59 LSB and +0.83/-0.74 LSB. Operating at 1 MS/s, the CS ADC provides an SNDR up to 54.0 dB and SFDR up to 75.6 dB for a full-scale signal @ 0.422 MHz while consuming 2.65 uW from a 0.6-V power supply, resulting in a figure of merit (FoM) of 6.4 fJ/conversion step. Thanks to the judging window power can scale down to 1.74 uW for further power savings for small amplitude signals.
机译:本简述通过使用判断窗口切换逻辑呈现9位能量有效的电荷共享(CS)SAR ADC。当信号在预定义的小窗口内时,DAC的功耗大大降低。正确设计独立的重置技术,以提高锁存器比较器的功率效率。在0.18-mu m过程中制造,9位ADC占用0.15mm(2)的模面积。通过优化的设计,分别在DAC和比较器中获得最多75%和37%的功率节省。测量的DNL和INL小于+ 0.56 / -0.59 LSB和+ 0.83 / -0.74 LSB。在1 ms / s的情况下操作,CS ADC提供高达54.0 dB和SFDR的SNDR,最高可达75.6 DB,用于0.422 MHz,从0.6 V电源消耗2.65 UW,导致了一个优点(FOM)为6.4 FJ /转换步骤。由于判断窗口电源可以扩展到1.74 UW,以便进一步节省小幅度信号。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号