首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A novel time-based low-power pipeline analog to digital converter
【24h】

A novel time-based low-power pipeline analog to digital converter

机译:一种新颖的基于时间的低功耗流水线模数转换器

获取原文
获取原文并翻译 | 示例
           

摘要

A new power reduction technique for analog-to-digital converters is proposed in this paper. A novel current-mode algorithm which uses time to perform analog-to-digital conversion has been described and a 12 bit 100-ksample/s time-based pipeline analog to digital converter has been designed and simulated in standard 90-nm CMOS technology based on introduced structure. Employed circuit techniques include a continues-time comparator, bottom plate sampling, digital correction and a state machine. A time based-mechanism has been used for subtraction and amplification. Simulation results show that the pipelined ADC achieves a peak signal-to-noise-and-distortion ratio of 69.8 dB, a peak spurious-free dynamic range of 75 dB, a total harmonic distortion of 73 dB, and a peak integral nonlinearity of 0.85 least significant bits. The total power dissipation is 90 μW from a 3-V supply. Keywords Continues-time comparator - Bottom plate sampling - Pipeline ADC - Digital correction
机译:本文提出了一种用于模数转换器的新的功率降低技术。已经描述了一种新颖的电流模式算法,该算法使用时间来执行模数转换,并已基于标准的90 nm CMOS技术设计并仿真了基于时间的12位100 ksample / s流水线模数转换器。在介绍的结构上。使用的电路技术包括连续时间比较器,底板采样,数字校正和状态机。基于时间的机制已被用于减法和放大。仿真结果表明,流水线ADC的峰值信噪比为69.8 dB,峰值无杂散动态范围为75 dB,总谐波失真为73 dB,峰值积分非线性为0.85最低有效位。 3V电源的总功耗为90μW。关键字连续时间比较器-底板采样-管线ADC-数字校正

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号