首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A high-speed rail-to-rail output buffer with push–pull dual-path and dynamic-bias for LCD driver ICs
【24h】

A high-speed rail-to-rail output buffer with push–pull dual-path and dynamic-bias for LCD driver ICs

机译:具有推挽双路径和动态偏置的高速轨到轨输出缓冲器,用于LCD驱动器IC

获取原文
获取原文并翻译 | 示例
           

摘要

The design of a low-power high-speed output buffer amplifier for driving the large column line loads of large-size TFT-LCDs is presented. The major circuit of the output buffer is a rail-to-rail current mirror amplifier which can control the class-AB output stage and auxiliary output stage at the same time; the proposed output buffer thus has a push–pull dual-path function for high-speed operation. Since a conventional class-AB output stage requires two bias voltages, the proposed output buffer provides two dynamic bias voltages to increase the transient response of the class-AB output stage. The two dynamic biases use only two transistors and do not increase the quiescent current. The proposed output buffer is implemented on standard 0.35 μm CMOS 2-poly 4-metal process technology and simulated using HSPICE. The power consumption is 23.1 μW, with settling times of 0.7 and 0.68 μs for rising and falling edges, respectively, under a 1000 pF load. The active area of the output buffer amplifier is only 48 × 48 μm2.
机译:提出了一种用于驱动大型TFT-LCD的大列线负载的低功率高速输出缓冲放大器的设计。输出缓冲器的主要电路是一个轨到轨电流镜放大器,可以同时控制AB类输出级和辅助输出级。因此,建议的输出缓冲器具有用于高速操作的推挽双路径功能。由于常规的AB类输出级需要两个偏置电压,因此建议的输出缓冲器提供了两个动态偏置电压,以增加AB类输出级的瞬态响应。两个动态偏置仅使用两个晶体管,并且不会增加静态电流。拟议的输出缓冲器在标准0.35μmCMOS 2聚4金属工艺技术上实现,并使用HSPICE进行仿真。功耗为23.1μW,在1000 pF负载下,上升沿和下降沿的建立时间分别为0.7和0.68μs。输出缓冲放大器的有效面积仅为48×48μm 2

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号