首页> 外文期刊>Advancing Microelectronics >Manufacturability Trade-Offs of Bare-Die FCBGA Package Using Thin or Core-Less Substrate: Package Design Solutions to Maximize Thermal Performance, Improve Package Reliability and Eliminate Warpage Failures Utilizing Bare Die FCBGA
【24h】

Manufacturability Trade-Offs of Bare-Die FCBGA Package Using Thin or Core-Less Substrate: Package Design Solutions to Maximize Thermal Performance, Improve Package Reliability and Eliminate Warpage Failures Utilizing Bare Die FCBGA

机译:使用薄或无芯基板的裸芯片FCBGA封装的制造权衡:利用裸芯片FCBGA的封装设计解决方案,可最大化热性能,提高封装可靠性并消除翘曲故障

获取原文
获取原文并翻译 | 示例
           

摘要

With the increasing demand for thinner packages and higher electrical and thermal performance requirement, bare-die packaging is an inevitable trend that is growing. The assembly process for manufacturing of bare die in thin or core-less substrate FCBGA packages can be challenging, especially considering the effects of substrate warpage during flip chip bonding and the excessive warpage of the flip chip package. We are evaluating the manufacturing risks during bare-die FCBGA package assembly to eliminate package warpage failures using experimental techniques and improve the functional performance of the flip chip package. Various substrate and under fill materials were tested for package warpage values for warpage-free control in the full range of temperature variation. Die designs at 28nm and 40nm process nodes are extremely complex in order to achieve the highest electrical and thermal performance requirement. Die design constraints on advanced process nodes necessitate increased thermal dissipation requirements thereby requiring investigation of thermal solutions utilizing thermal interface materials (TIM) with heat-sink. The interaction of such thermal solutions with the bare die packages is evaluated using various trial and error for material selection, experimental and simulation techniques to improve the assembly process. This study also focuses on selection of thermal interface materials [TIMs] and heat sinks which have considerable impact on die integrity during package assembly and/or during process of removal for failure analysis.
机译:随着对更薄封装的需求不断增加以及对电气和热性能的更高要求,裸芯片封装已成为必然趋势。在薄的或无芯的基板FCBGA封装中制造裸芯片的组装过程可能具有挑战性,特别是考虑到倒装芯片键合期间基板翘曲的影响以及倒装芯片封装的过度翘曲的影响。我们正在评估裸芯片FCBGA封装组装过程中的制造风险,以使用实验技术消除封装翘曲故障并改善倒装芯片封装的功能性能。测试了各种基材和底部填充材料的包装翘曲值,以在整个温度变化范围内进行无翘曲控制。为了达到最高的电气和热性能要求,在28nm和40nm工艺节点上的芯片设计非常复杂。先进工艺节点上的模具设计约束要求增加散热要求,因此需要研究利用带有散热片的热界面材料(TIM)的散热解决方案。使用各种试验和错误进行材料选择,实验和模拟技术来评估此类热解决方案与裸芯片封装之间的相互作用,以改善组装过程。这项研究还集中在热界面材料[TIMs]和散热片的选择上,这些界面材料在封装组装过程中和/或在进行故障分析的移除过程中对管芯完整性有很大影响。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号