...
首页> 外文期刊>IEEE Transactions on Advanced Packaging >Accurate System Voltage and Timing Margin Simulation in High-Speed I/O System Designs
【24h】

Accurate System Voltage and Timing Margin Simulation in High-Speed I/O System Designs

机译:高速I / O系统设计中的精确系统电压和时序裕度仿真

获取原文
获取原文并翻译 | 示例
           

摘要

Accurate analysis of system timing and voltage margin including deterministic and random jitter is crucial in high-speed I/O system designs. Traditional SPICE-based simulation techniques can precisely simulate various deterministic jitter sources, such as intersymbol interference (ISI) and crosstalk from passive channels. The inclusion of random jitter in SPICE simulations, however, results in long simulation time. Innovative simulation techniques based on a statistical simulation framework have been recently introduced to cosimulate deterministic and random jitter effects efficiently. This paper presents new improvements on this statistical simulation framework. In particular, we introduce an accurate jitter modeling technique which accounts for bounded jitter with arbitrary spectrum in addition to Gaussian jitter. We also present a rigorous approach to model duty cycle distortion (DCD). A number of I/O systems are considered as examples to validate the proposed modeling methodology.
机译:在高速I / O系统设计中,准确分析系统定时和电压裕度(包括确定性抖动和随机抖动)至关重要。传统的基于SPICE的仿真技术可以精确地仿真各种确定性抖动源,例如符号间干扰(ISI)和无源通道的串扰。但是,在SPICE仿真中包含随机抖动会导致较长的仿真时间。最近引入了一种基于统计模拟框架的创新模拟技术,可以有效地共同模拟确定性和随机抖动效应。本文提出了对该统计模拟框架的新改进。特别是,我们引入了一种精确的抖动建模技术,该技术除了考虑高斯抖动外,还考虑了任意频谱的有界抖动。我们还提出了一种严格的方法来模拟占空比失真(DCD)。许多I / O系统被视为示例,以验证所提出的建模方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号