首页> 中文期刊> 《中国物理:英文版》 >Effect of STI-induced mechanical stress on leakage current in deep submicron CMOS devices

Effect of STI-induced mechanical stress on leakage current in deep submicron CMOS devices

         

摘要

The shallow trench isolation (STI) induced mechanical stress significantly affects the CMOS device off-state leakage behaviour. In this paper, we designed two types of devices to investigate this effect, and all leakage components,including sub-threshold leakage (Isub), gate-induced-drain-leakage (IGIDL), gate edge-direct-tunnelling leakage (IEDT) and band-to-band-tunnelling leakage (IBTBT) were analysed. For NMOS, Isub can be reduced due to the mechanical stress induced higher boron concentration in well region. However, the GIDL component increases simultaneously as a result of the high well concentration induced drain-to-well depletion layer narrowing as well as the shrinkage of the energy gap. For PMOS, the only mechanical stress effect on leakage current is the energy gap narrowing induced GIDL increase.

著录项

  • 来源
    《中国物理:英文版》 |2007年第10期|3104-3107|共4页
  • 作者

  • 作者单位

    Shanghai Institute of Microsystem and Information Technology,Chinese Academy of Sciences, Shanghai 200050, China;

    Graduate School of Chinese Academy of Sciences, Beijing 100049, China;

    Grace Semiconductor Manufacturing Corporation, Shanghai 201203, China;

  • 原文格式 PDF
  • 正文语种 chi
  • 中图分类 物理学;
  • 关键词

    CMOS, shallow trench isolation stress, leakage, gate-induced drain leakage;

    机译:CMOS;浅沟槽隔离应力;泄漏;栅极感应的漏极泄漏;
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号