首页> 外文学位 >A continuous-time asynchronous sigma delta analog to digital converter for broadband wireless receiver with adaptive digital calibration technique.
【24h】

A continuous-time asynchronous sigma delta analog to digital converter for broadband wireless receiver with adaptive digital calibration technique.

机译:具有自适应数字校准技术的用于宽带无线接收器的连续时间异步sigma delta模数转换器。

获取原文
获取原文并翻译 | 示例

摘要

This dissertation focuses on the circuit design techniques for an asynchronous sigma delta Analog to Digital Converter (ADC). The key advantage of this ADC approach is the potential for dynamic range to improve with the evolution of CMOS fabrication process. In contrast, conventional synchronous sigma delta ADC does not enjoy the benefit of improved dynamic range and lower power consumption from the scaling of CMOS fabrication process. The asynchronous approach has already been proposed in the past but no actual circuit has previously been designed and implemented. As a case study, an asynchronous sigma delta ADC is designed and compared to its conventional synchronous counterpart according to Worldwide Interoperability for Microwave Access (WiMAX) communication standard. WiMAX is selected in this case because it has a wide signal bandwidth and is, currently, one of the most common research topics in wireless communication field.;Instead of amplitude to digital conversion, like a conventional synchronous sigma delta ADC, a new idea, asynchronous sigma delta ADC is adopted for the designs presented in this dissertation. This type of ADC has simpler analog circuitry than conventional synchronous sigma delta one, while taking the size and power dissipation benefits from the scaling of CMOS fabrication processes. The overall power consumption of the proposed asynchronous sigma delta ADC design is just 9.4mW, which is among the lowest compared to existing synchronous sigma delta designs.;Asynchronous Sigma Delta ADC employs a pulse-width modulation whereby the analog signal amplitude is converted to time domain then to digital words. Unlike the conventional synchronous architecture, this ADC does not suffer from the effects of excess loop delay, which typically arises from the digital to analog converter feedback circuit. Moreover, the dynamic range of an asynchronous continuous time sigma delta ADC is directly proportional to the resolution of a time to digital converter (TDC). TDC resolution depends mainly on the digital delay elements and flip-flops, thus the overall ADC performance has the potential to improve as CMOS fabrication process continues to develop.;Novel circuit elements, such as integrator, hysteresis comparator and the time to digital converter (TDC), are proposed in this dissertation for the asynchronous sigma delta ADC. The op-amp inside the integrator has 1GHz unity gain frequency, while consumes only 1.6mW from a 1.6V voltage supply. Due to inconsistent delay period in the TDC, a delay locked loop (DLL) is deployed to ensure the uniformity of the delays from each individual voltage buffer.;The idea of Asynchronous Sigma Delta ADC has been previously proposed; however, the designs presented in this dissertation provide the first circuit-level implementation of the asynchronous sigma delta ADC concept. They can also serve as a foundation for future development of asynchronous sigma delta ADC.
机译:本文主要研究异步Σ-Δ模数转换器(ADC)的电路设计技术。这种ADC方法的主要优势在于,随着CMOS制造工艺的发展,动态范围有可能提高。相比之下,常规同步sigma delta ADC不能享受到由于CMOS制造工艺的规模化而改善了动态范围并降低了功耗的好处。过去已经提出了异步方法,但是以前没有设计和实现过实际电路。作为案例研究,根据全球微波接入互通性(WiMAX)通信标准,设计了一个异步sigma delta ADC并将其与传统的同步sema delta ADC进行比较。之所以选择WiMAX,是因为它具有较宽的信号带宽,并且是当前无线通信领域中最常见的研究主题之一。与传统的同步sigma delta ADC一样,它不是幅度转换为数字转换,而是一个新想法,本文采用异步Σ-ΔADC进行设计。这种类型的ADC具有比传统的同步sigma delta电路更简单的模拟电路,同时从CMOS制造工艺的扩展中获得了尺寸和功耗优势。拟议的异步sigma-delta ADC设计的总功耗仅为9.4mW,与现有的同步sigma-delta设计相比是最低的;异步Sigma-Delta ADC采用脉宽调制,从而将模拟信号幅度转换为时间域然后到数字单词。与传统的同步架构不同,该ADC不受过多环路延迟的影响,环路延迟通常是由数模转换器反馈电路引起的。此外,异步连续时间sigma delta ADC的动态范围与时间数字转换器(TDC)的分辨率成正比。 TDC分辨率主要取决于数字延迟元件和触发器,因此随着CMOS制造工艺的不断发展,ADC的整体性能有望提高。新颖的电路元件,例如积分器,磁滞比较器和数字转换器时间(本文提出了异步Σ-Δ型ADC。积分器内部的运算放大器具有1GHz单位增益频率,而1.6V电压电源仅消耗1.6mW。由于TDC中的延迟周期不一致,因此部署了延迟锁定环(DLL),以确保每个单独电压缓冲器的延迟均匀性。先前已经提出了异步Sigma Delta ADC的思想;然而,本文提出的设计提供了异步sigma delta ADC概念的第一个电路级实现。它们还可以作为异步sigma delta ADC未来开发的基础。

著录项

  • 作者

    Ng, Sheung Yan.;

  • 作者单位

    The Ohio State University.;

  • 授予单位 The Ohio State University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2009
  • 页码 137 p.
  • 总页数 137
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号