首页> 外文学位 >Discrete Gate Sizing Methodologies for Delay, Area and Power Optimization.
【24h】

Discrete Gate Sizing Methodologies for Delay, Area and Power Optimization.

机译:用于延迟,面积和功率优化的离散门尺寸调整方法。

获取原文
获取原文并翻译 | 示例

摘要

The modeling of an individual gate and the optimization of circuit performance has long been a critical issue in the VLSI industry. In this work, we first study of the gate sizing problem for today's industrial designs, and explore the contributions and limitations of all the existing approaches, which mainly suffer from producing only continuous solutions, using outdated timing models or experiencing performance inefficiency.;In this dissertation, we present our new discrete gate sizing technique which optimizes different aspects of circuit performance, including delay, area and power consumption. And our method is fast and efficient as it applies the local search instead of global exhaustive search during gate size selection process, which greatly reduces the search space and improves the computation complexity. In addition to that, it is also flexible with different timing models, and it is able to deal with the constraints of input/output slew and output load capacitance, under which very few previous research works were reported.;We then propose a new timing model, which is derived from the classic Elmore delay model, but takes the features of modern timing models from standard cell library. With our new timing model, we are able to formulate the combinatorial discrete sizing problem as a simplified mathematical expression and apply it to existing Lagrangian relaxation method, which is shown to converge to optimal solution. We demonstrate that the classic Elmore delay model based gate sizing approaches can still be valid. Therefore, our work might provide a new look into the numerous Elmore delay model based research works in various areas (such as placement, routing, layout, buffer insertion, timing analysis, etc.).
机译:长期以来,单个门的建模和电路性能的优化一直是VLSI行业中的关键问题。在这项工作中,我们首先研究当今工业设计的门尺寸问题,并探讨所有现有方法的贡献和局限性,这些方法主要受制于仅使用连续的解决方案,使用过时的时序模型或遇到性能低下的问题而仅产生连续的解决方案。论文中,我们提出了一种新的离散门定径技术,该技术可以优化电路性能的各个方面,包括延迟,面积和功耗。我们的方法是快速高效的,因为它在选通大小选择过程中应用了局部搜索而不是全局穷举搜索,从而大大减少了搜索空间并提高了计算复杂度。除此之外,它还可以灵活地适应不同的时序模型,并且能够处理输入/输出压摆和输出负载电容的约束,因此在此之前很少有研究工作被报道。该模型是从经典Elmore延迟模型派生而来的,但它采用了标准单元库中现代计时模型的功能。利用我们的新时序模型,我们能够将组合离散尺寸问题公式化为简化的数学表达式,并将其应用到现有的拉格朗日松弛方法中,该方法被证明收敛于最优解。我们证明了基于经典Elmore延迟模型的门调整大小方法仍然有效。因此,我们的工作可能会为基于Elmore延迟模型的众多领域(例如布局,布线,布局,缓冲区插入,时序分析等)中的众多研究工作提供新的面貌。

著录项

  • 作者

    Xie, Jiani.;

  • 作者单位

    Syracuse University.;

  • 授予单位 Syracuse University.;
  • 学科 Computer engineering.
  • 学位 Ph.D.
  • 年度 2014
  • 页码 116 p.
  • 总页数 116
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号