首页> 外文学位 >Crosstalk mitigation techniques in high-speed serial links.
【24h】

Crosstalk mitigation techniques in high-speed serial links.

机译:高速串行链路中的串扰缓解技术。

获取原文
获取原文并翻译 | 示例

摘要

One of the primary challenges in high-speed chip-to-chip serial link design is maintaining signal integrity in the presence of inter-symbol interference and crosstalk. Far-end crosstalk (FEXT), the interference from an adjacent aggressor line, has become a major noise source as data rates continue to increase. In addition to reducing the effective signal-to-noise and interference ratio (SNIR), FEXT introduces deterministic crosstalk-induced jitter (CIJ) in the received signal, thereby degrading the receiver's bit error rate (BER). By mitigating FEXT, inter-chip I/Os can have higher aggregate data throughput and interconnects can be placed closer together, which reduces the board area needed and the cost associated with it. In this thesis, two different techniques have been proposed to mitigate the effect of FEXT. The first technique employs FIR filters to implement FEXT cancellation (XTC) at the transmit end, which removes FEXT on each channel to further improve the SNIR of the received data and reduce the CIJ. The second technique staggers the multilane I/Os by adding a variable delay to every other channel at the transmit end, thus shifting the coupled FEXT away from the zero-crossing points of the victim channel. Although I/O staggering can lower CIJ and increase timing margin with relatively little added power, it comes at a cost of decreasing the existing voltage margin. The proposed techniques provide the required groundwork for developing MIMO communication methods that will effectively extricate additional information from FEXT to further reduce the BER during data detection. New I/O transceiver designs with the two techniques have been implemented and fabricated in CMOS processes. In addition, a novel multilane PRBS generator has been designed to test the fabricated multilane transceivers. As data rates approach higher speeds and FEXT becomes a dominant noise source, the research presented has shown that FEXT mitigation is critical to enhance jitter performance and improve eye openings in high-speed serial links.
机译:高速芯片到芯片串行链路设计中的主要挑战之一是在存在符号间干扰和串扰的情况下保持信号完整性。随着数据速率的不断提高,远端串扰(FEXT)(来自相邻攻击者线路的干扰)已成为主要的噪声源。除了降低有效的信噪比和干扰比(SNIR)外,FEXT还在接收信号中引入了确定性串扰引起的抖动(CIJ),从而降低了接收器的误码率(BER)。通过减少FEXT,芯片间I / O可以具有更高的汇总数据吞吐量,并且互连可以放置得更近,从而减少了所需的电路板面积以及与之相关的成本。本文提出了两种不同的技术来减轻FEXT的影响。第一种技术采用FIR滤波器在发送端实现FEXT消除(XTC),这消除了每个通道上的FEXT,以进一步改善接收数据的SNIR并降低CIJ。第二种技术是通过在发送端向每个其他通道添加可变延迟,从而使多通道I / O错开,从而使耦合的FEXT远离受害通道的零交叉点。尽管I / O交错可以用相对较少的附加功率来降低CIJ并增加时序裕度,但这样做的代价是降低了现有的电压裕度。所提出的技术为开发MIMO通信方法提供了所需的基础,该方法将有效地从FEXT中提取附加信息,以进一步降低数据检测期间的BER。采用这两种技术的新I / O收发器设计已经在CMOS工艺中实现和制造。另外,已经设计了新颖的多通道PRBS发生器来测试制造的多通道收发器。随着数据速率趋于更高的速度以及FEXT成为主要的噪声源,提出的研究表明FEXT缓解对于提高抖动性能和改善高速串行链路中的眼图张开度至关重要。

著录项

  • 作者

    Sham, Kin-Joe.;

  • 作者单位

    University of Minnesota.;

  • 授予单位 University of Minnesota.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2009
  • 页码 144 p.
  • 总页数 144
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 无线电电子学、电信技术;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号