首页> 外文学位 >Low-power techniques for Successive Approximation Register (SAR) Analog-to-Digital Converters.
【24h】

Low-power techniques for Successive Approximation Register (SAR) Analog-to-Digital Converters.

机译:逐次逼近寄存器(SAR)模数转换器的低功耗技术。

获取原文
获取原文并翻译 | 示例

摘要

In this work, we investigate circuit techniques to reduce the power consumption of Successive Approximation Register Analog-to-Digital Converter (SAR-ADC). We developed four low-power SAR-ADC design techniques, which are: (1) Low-power SAR-ADC design with split voltage reference, (2) Charge recycling techniques for low-power SAR-ADC design, (3) Low-power SAR-ADC design using two-capacitor arrays, (4) Power reduction techniques by dynamically minimizing SAR-ADC conversion cycles. Matlab simulations are performed to investigate the power saving by the proposed techniques. Simulation results show that significant power reduction can be achieved by using the developed techniques. In addition, design issues such as area overhead, design complexity associated with the proposed low-power techniques are also discussed in the thesis.
机译:在这项工作中,我们研究了降低逐次逼近寄存器模数转换器(SAR-ADC)功耗的电路技术。我们开发了四种低功耗SAR-ADC设计技术,它们是:(1)具有分压基准的低功耗SAR-ADC设计;(2)用于低功耗SAR-ADC设计的电荷回收技术;(3)低功耗使用两个电容器阵列的电源SAR-ADC设计,(4)通过动态最小化SAR-ADC转换周期来降低功耗的技术。进行Matlab仿真以研究所提出技术的节能效果。仿真结果表明,使用开发的技术可以显着降低功耗。此外,本文还讨论了与所提出的低功耗技术相关的设计问题,例如面积开销,设计复杂性。

著录项

  • 作者

    Sekar, Ramgopal.;

  • 作者单位

    Southern Illinois University at Carbondale.;

  • 授予单位 Southern Illinois University at Carbondale.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 M.S.
  • 年度 2010
  • 页码 90 p.
  • 总页数 90
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号