首页> 外文学位 >Aggressive and reliable high-performance architectures - techniques for thermal control, energy efficiency, and performance augmentation.
【24h】

Aggressive and reliable high-performance architectures - techniques for thermal control, energy efficiency, and performance augmentation.

机译:积极进取的高性能架构-用于热控制,能源效率和性能增强的技术。

获取原文
获取原文并翻译 | 示例

摘要

As more and more transistors fit in a single chip, consumers of the electronics industry continue to expect decline in cost-per-function. Advancements in process technology offer steady improvements in system performance. The improvements manifest themselves as shrinking area, faster circuits and improved battery life. However, this migration toward sub-micro/nanometer technologies present a new set of challenges as the system becomes extremely sensitive to any voltage, temperature or process variations. One approach to immunize the system from the adverse effects of these variations is to add sufficient safety margins to the operating clock frequency of the system. Clearly, this approach is overly conservative because these worst case scenarios rarely occur. But, process technology in nanoscale era has already hit the power and frequency walls. Regardless of any of these challenges, the present processors not only need to run faster, but also cooler and use lesser energy. At a juncture where there is no further improvement in clock frequency is possible, data dependent latching through Timing Speculation (TS) provides a silver lining. Timing speculation is a widely known method for realizing better-than-worst-case systems.;TS is aggressive in nature, where the mechanism is to dynamically tune the system frequency beyond the worst-case limits obtained from application characteristics to enhance the performance of system-on-chips (SoCs). However, such aggressive tuning have adverse consequences that need to be overcome. Power dissipation, on-chip temperature and reliability are key issues that cannot be ignored. A carefully designed power management technique combined with a reliable, controlled, aggressive clocking not only attempts to constrain power dissipation within a limit, but also improves performance whenever possible.;In this dissertation, we present a novel power level switching mechanism by redefining the existing voltage-frequency pairs. We introduce an aggressive yet reliable framework for energy efficient thermal control. We were able to achieve up to 40% speed-up compared to a base scheme without overclocking. We compare our method against different schemes. We observe that up to 75% Energy-Delay squared product (ED2) savings relative to base architecture is possible. We showcase the loss of efficiency in present chip multiprocessor systems due to excess power supplied, and propose Utilization-aware Task Scheduling (UTS) - a power management scheme that increases energy efficiency of chip multiprocessors. Our experiments demonstrate that UTS along with aggressive timing speculation squeezes out maximum performance from the system without loss of efficiency, and breaching power & thermal constraints. From our evaluation we infer that UTS improves performance by up to 12% due to aggressive power level switching and over 50% in ED2 savings compared to traditional power management techniques.;Aggressive clocking systems having TS as their central theme operate at a clock frequency range beyond specified safe limits, exploiting the data dependence on circuit critical paths. However, the margin for performance enhancement is restricted due to extreme difference between short paths and critical paths. In this thesis, we show that increasing the lengths of short paths of the circuit increases the margin of TS, leading to performance improvement in aggressively designed systems. We develop Min-arc algorithm to efficiently add delay buffers to selected short paths while keeping down the area penalty. We show that by using our algorithm, it is possible to increase the circuit contamination delay by up to 30% without affecting the propagation delay, with moderate area overhead. We also explore the possibility of increasing short path delays further by relaxing the constraint on propagation delay, and achieve even higher performance.;Overall, we bring out the inter-relationship between power, temperature and reliability of aggressively clocked systems. Our main objective is to achieve maximal performance benefits and improved energy efficiency within thermal constraints by effectively combining dynamic frequency scaling, dynamic voltage scaling and reliable overclocking. We provide solutions to improve the existing power management in chip multiprocessors to dynamically maximize system utilization and satisfy the power constraints within safe thermal limits.;
机译:随着越来越多的晶体管安装在单个芯片中,电子行业的消费者继续期望每功能成本的下降。制程技术的进步提供了系统性能的稳定提高。这些改进表现为缩小的面积,更快的电路和更长的电池寿命。然而,随着系统对任何电压,温度或工艺变化变得极为敏感,这种向亚微米/纳米技术的迁移带来了一系列新的挑战。使系统免受这些变化的不利影响的一种方法是为系统的工作时钟频率增加足够的安全裕度。显然,这种方法过于保守,因为这些最坏情况很少发生。但是,纳米时代的处理技术已经冲击了功率和频率壁。无论这些挑战如何,当前的处理器不仅需要运行得更快,而且还需要更低的温度和更低的能耗。在无法进一步改善时钟频率的时刻,通过时序推测(TS)进行的依赖数据的锁存将为您带来一线希望。时序推测是一种实现比最坏情况更好的系统的广为人知的方法。TS本质上是激进的,其机制是动态地将系统频率调整为超过从应用程序特性获得的最坏情况下的限制,以增强性能。片上系统(SoC)。但是,这种激进的调整具有不利的后果,需要克服。功耗,片上温度和可靠性是不可忽视的关键问题。精心设计的电源管理技术与可靠的,受控的,激进的时钟相结合,不仅试图将功耗限制在一个限制之内,而且还尽可能地提高了性能。本文通过重新定义现有的功率电平切换机制,提出了一种新颖的功率电平切换机制。电压频率对。我们引入了一个积极而可靠的框架来实现节能的热控制。与没有超频的基本方案相比,我们能够实现高达40%的提速。我们将我们的方法与不同的方案进行比较。我们观察到,相对于基础架构,最多可以节省75%的能源延迟平方产品(ED2)。我们展示了当前由于供应过多的功率而在芯片多处理器系统中造成的效率损失,并提出了利用感知的任务调度(UTS)-一种提高芯片多处理器能效的电源管理方案。我们的实验表明,UTS加上激进的时序推测会从系统中挤出最大性能,而不会降低效率,也不会违反功率和热约束。从我们的评估中我们可以得出结论,与传统的电源管理技术相比,由于积极的功率电平切换和ED2节省超过50%,UTS可以将性能提高12%.;以TS为中心的激进时钟系统在时钟频率范围内运行超出了规定的安全极限,利用了对电路关键路径的数据依赖。但是,由于短路径和关键路径之间存在极大差异,因此提高性能的余地受到限制。在本文中,我们表明,增加电路短路径的长度会增加TS的余量,从而在积极设计的系统中提高性能。我们开发了Min-arc算法,以有效地将延迟缓冲区添加到选定的短路径,同时降低面积损失。我们表明,通过使用我们的算法,可以在不影响传播延迟的情况下将电路污染延迟增加多达30%,并且具有适度的面积开销。我们还探索了通过放宽对传播延迟的限制来进一步增加短路径延迟的可能性,并获得更高的性能。总体而言,我们提出了主动时钟系统的功率,温度和可靠性之间的相互关系。我们的主要目标是通过有效地结合动态频率缩放,动态电压缩放和可靠的超频,在热限制内实现最大的性能优势并提高能效。我们提供解决方案,以改善芯片多处理器中的现有电源管理,以动态地最大化系统利用率,并在安全的热量限制内满足电源限制。

著录项

  • 作者

    Ramesh, Prem Kumar.;

  • 作者单位

    Iowa State University.;

  • 授予单位 Iowa State University.;
  • 学科 Engineering Computer.
  • 学位 Ph.D.
  • 年度 2011
  • 页码 169 p.
  • 总页数 169
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号