首页> 外文学位 >Fault simulation and test generation for small delay faults.
【24h】

Fault simulation and test generation for small delay faults.

机译:小延迟故障的故障仿真和测试生成。

获取原文
获取原文并翻译 | 示例

摘要

Delay faults are an increasingly important test challenge. Traditional delay fault models are incomplete in that they model only a subset of delay defect behaviors. To solve this problem, a more realistic delay fault model has been developed which models delay faults caused by the combination of spot defects and parametric process variation.;According to the new model, a realistic delay fault coverage metric has been developed. Traditional path delay fault coverage metrics result in unrealistically low fault coverage, and the real test quality is not reflected. The new metric uses a statistical approach and the simulation based fault coverage is consistent with silicon data. Fast simulation algorithms are also included in this dissertation.;The new metric suggests that testing the K longest paths per gate (KLPG) has high detection probability for small delay faults under process variation. In this dissertation, a novel automatic test pattern generation (ATPG) methodology to find the K longest testable paths through each gate for both combinational and sequential circuits is presented. Many techniques are used to reduce search space and CPU time significantly. Experimental results show that this methodology is efficient and able to handle circuits with an exponential number of paths, such as ISCAS85 benchmark circuit c6288.;The ATPG methodology has been implemented on industrial designs. Speed binning has been done on many devices and silicon data has shown significant benefit of the KLPG test, compared to several traditional delay test approaches.
机译:延迟故障是越来越重要的测试挑战。传统的延迟故障模型是不完整的,因为它们仅对延迟缺陷行为的一部分进行建模。为了解决这个问题,开发了一种更实际的延迟故障模型,该模型对由点缺陷和参数过程变化相结合而引起的延迟故障进行了建模。;根据新模型,开发了一种现实的延迟故障覆盖率度量。传统的路径延迟故障覆盖率指标导致故障覆盖率过低,并且无法反映实际的测试质量。新指标采用统计方法,基于仿真的故障覆盖率与硅数据一致。本文还包括了快速仿真算法。新的度量标准表明,在工艺变化下,对每条门的K条最长路径(KLPG)进行测试对于小延迟故障具有较高的检测概率。本文提出了一种新颖的自动测试码型生成(ATPG)方法,用于寻找组合电路和顺序电路中通过每个门的K条最长可测试路径。许多技术可用于显着减少搜索空间和CPU时间。实验结果表明,该方法是有效的,并且能够处理具有指数级路径的电路,例如ISCAS85基准电路c6288。ATPG方法已在工业设计中实现。与几种传统的延迟测试方法相比,已经在许多设备上进行了速度分级,并且硅数据已经显示出KLPG测试的显着优势。

著录项

  • 作者

    Qiu, Wangqi.;

  • 作者单位

    Texas A&M University.;

  • 授予单位 Texas A&M University.;
  • 学科 Engineering Electronics and Electrical.;Computer Science.
  • 学位 Ph.D.
  • 年度 2006
  • 页码 130 p.
  • 总页数 130
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号