首页> 外文学位 >Physical Unclonable Function Reliability on Reconfigurable Hardware and Reliability Degradation with Temperature and Supply Voltage Variations
【24h】

Physical Unclonable Function Reliability on Reconfigurable Hardware and Reliability Degradation with Temperature and Supply Voltage Variations

机译:物理上不可克隆的功能对可重新配置硬件的可靠性以及随温度和电源电压变化而变化的可靠性

获取原文
获取原文并翻译 | 示例

摘要

A hardware security solution using a Physical Unclonable Function (PUF) is a promising approach to ensure security for physical systems. PUF utilizes the inherent instance-specific parameters of physical objects and it is evaluated based on the performance parameters such as uniqueness, reliability, randomness, and tamper evidence of the Challenge and Response Pairs (CRPs). These performance parameters are affected by operating conditions such as temperature and supply voltage variations. In addition, PUF implementation on Field Programmable Gate Array (FPGA) platform is proven to be more complicated than PUF implementation on Application-Specific Integrated Circuit (ASIC) technologies. The automatic placement and routing of logic cells in FPGA can affect the performance of PUFs due to path delay imbalance.;In this work, the impact of power supply and temperature variations, on the reliability of an arbiter PUF is studied. Simulation results are conducted to determine the effects of these varying conditions on the CRPs. Simulation results show that +/- 10% of power supply variation can affect the reliability of an arbiter PUF by about 51%, similarly temperature fluctuation between -40 0C and +60 0C reduces the PUF reliability by 58%. In addition, a new methodology to implement a reliable arbiter PUF on an FPGA platform is presented. Instead of using an extra delay measurement module, the Chip Planner tool for FPGA is used for manually placement to minimize the path delay misalignment to less than 8 ps.
机译:使用物理不可克隆功能(PUF)的硬件安全解决方案是一种确保物理系统安全的有前途的方法。 PUF利用物理对象固有的特定于实例的参数,并根据性能参数(例如,挑战和响应对(CRP)的唯一性,可靠性,随机性和篡改证据)对其进行评估。这些性能参数受工作条件(例如温度和电源电压变化)的影响。另外,事实证明,在现场可编程门阵列(FPGA)平台上的PUF实现比在专用集成电路(ASIC)技术上的PUF实现更为复杂。由于路径延迟不平衡,FPGA中逻辑单元的自动放置和布线会影响PUF的性能。在这项工作中,研究了电源和温度变化对仲裁器PUF可靠性的影响。进行仿真结果以确定这些变化条件对CRP的影响。仿真结果表明,+ /-10%的电源变化会影响仲裁器PUF的可靠性约51%,同样,-40 0C和+60 0C之间的温度波动会使PUF的可靠性下降58%。此外,提出了在FPGA平台上实现可靠的仲裁器PUF的新方法。代替使用额外的延迟测量模块,用于FPGA的Chip Planner工具用于手动放置,以将路径延迟未对准最小化到小于8 ps。

著录项

  • 作者

    Manpreet, Kaur.;

  • 作者单位

    University of Windsor (Canada).;

  • 授予单位 University of Windsor (Canada).;
  • 学科 Electrical engineering.
  • 学位 M.A.Sc.
  • 年度 2018
  • 页码 91 p.
  • 总页数 91
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号