【24h】

Comparison of line Stress predictions with measured electromigration failure times

机译:线应力预测与测量的电迁移失效时间的比较

获取原文
获取原文并翻译 | 示例

摘要

Reliability of today's interconnect lines in microelectronic devices is critical to product lifetime. The metal interconnects are carriers of large current densities and mechanical stresses, which can cause void formation or metal extrusion into the passivation leading to failure. The modeling and simulation of stress evolution caused by electromigration in interconnect lines and vias can provide a means for predicting the time to failure of the device. A tool was developed using MathCAD for simulation of electromigration-induced stress in VLSI interconnect structures using a model of electromigration induced stress. This model solves the equations governing atomic diffusion and stress evolution in one dimension. A numerical solution scheme has been implemented to calculate the atomic fluxes and the evolution of mechanical stress in interconnects. The effects of line geometries and overhangs, material properties and electromigration stress conditions have been included in the simulation. The tool has been used to simulate electromigration-induced stress in pure Cu interconnects and a comparison of line stress predictions with measured electromigration failure times is studied. Two basic limiting cases were studied to place some bounds on the results. For a lower bound estimate of the stress it was assumed that the interface can be treated like a grain boundary in Cu. For an upper bound estimate it was assumed that the interface can be treated like a free surface of Cu. Existing data from experimental samples with known structure geometries and electromigration failure times were used to compare the electromigration failure times with predicted stress build-up in the interconnect lines.
机译:微电子设备中当今互连线的可靠性对于产品寿命至关重要。金属互连是具有大电流密度和机械应力的载体,这会导致形成空隙或金属挤出到钝化层中,从而导致失效。由互连线和过孔中的电迁移引起的应力演化的建模和仿真可以提供一种预测设备失效时间的方法。使用MathCAD开发了一种工具,该工具使用电迁移引起的应力模型来模拟VLSI互连结构中的电迁移引起的应力。该模型求解一维控制原子扩散和应力演化的方程。已经实施了一种数值解决方案,以计算互连中的原子通量和机械应力的演变。模拟中包括了线的几何形状和悬垂,材料特性和电迁移应力条件的影响。该工具已用于模拟纯Cu互连中的电迁移引起的应力,并且研究了线应力预测与测得的电迁移失效时间的比较。研究了两个基本的极限情况,以为结果设定一些界限。对于应力的下限估计,假定可以像对待Cu中的晶界一样对待界面。对于上限估计,假设可以将界面处理为自由的Cu表面。来自具有已知结构几何形状和电迁移失效时间的实验样品的现有数据用于将电迁移失效时间与互连线中预计的应力累积进行比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号