首页> 外文会议>Sarnoff Symposium, 2009. SARNOFF '09 >Frequency doubler employing active fundamental cancellation in CMOS
【24h】

Frequency doubler employing active fundamental cancellation in CMOS

机译:CMOS中采用有源基本消除的倍频器

获取原文

摘要

A novel CMOS frequency doubler circuit is presented in this paper. A common source transistor pair biased at threshold is used to rectify the input signal in both the positive and negative cycles. The rectified signals are then subtracted to generate a double frequency signal. Measurement results show that there is more than 20 dB fundamental rejection with the input power level ranging from −20 dBm to −10.3 dBm. The 3rd and 4th harmonic rejections are above 20 dB with input power up to −10 dBm without any on-chip or off-chip filtering.
机译:本文提出了一种新颖的CMOS倍频电路。偏置在阈值上的公共源晶体管对用于在正周期和负周期中对输入信号进行整流。然后将整流后的信号相减以产生双频信号。测量结果表明,在20 dBm至-10.3 dBm的输入功率范围内,存在超过20 dB的基频抑制。输入功率高达-10 dBm时,第三 rd 和第四 谐波抑制高于20 dB,而无需任何片内或片外滤波。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号