【24h】

An Efficient Architecture for H.264 Intra Prediction Mode Decision Algorithm

机译:H.264帧内预测模式决策算法的高效架构

获取原文
获取原文并翻译 | 示例

摘要

The paper presents an intra prediction hardware architecture where it exploits parallelism in predicting the pixels and pipelining is implemented during the calculation of the cost function. The parallelism feature includes an optimized data path which calculates only 24 unique pixel values and the former are assigned to the current macro block depending on the equations for different modes as defined in the H.264 standard. Synthesis results confirmed that the proposed architecture is able to process SD 1280x720P @ 50 fps when operating at 57 MHz for ASIC platforms.
机译:本文提出了一种帧内预测硬件体系结构,其中利用并行性来预测像素,并在成本函数的计算过程中实现流水线化。并行功能包括一个优化的数据路径,该路径仅计算24个唯一像素值,并且根据H.264标准中定义的不同模式的方程式,将前一个像素值分配给当前宏块。综合结果证实,当在ASIC平台上以57 MHz运行时,所提出的体系结构能够以50 fps的速度处理SD 1280x720P。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号