首页> 外文会议>Proceedings of the 2002 conference on Asia South Pacific design automation/VLSI Design >Systematic Address and Control Code Transformations for Performance Optimisation of a MPEG-4 Video Decoder
【24h】

Systematic Address and Control Code Transformations for Performance Optimisation of a MPEG-4 Video Decoder

机译:用于MPEG-4视频解码器性能优化的系统地址和控制代码转换

获取原文
获取原文并翻译 | 示例

摘要

A cost-efficient realisation of an advanced multimedia system requires high-level memory optimisations to deal with the dominant memory cost. This typically results in more efficient code for both power and system bus load. However, also significant performance improvement can be achieved when carefully optimising the address functionality. This paper shows how the nature of this addressing code and the related control flow allows to transform the complex index, iterator and condition expressions into efficient arithmetic. We apply our ADdress OPTimisation (ADOPT) design technology to low power memory optimised MPEG-4 decoder. When mapped on popular programmable multi-media processor architectures, we obtain factor of 2 in performance gain.
机译:先进多媒体系统的经济高效实现需要高级内存优化,以解决主要的内存成本。这通常会导致电源和系统总线负载的代码效率更高。但是,当仔细优化地址功能时,也可以显着提高性能。本文说明了该寻址代码的性质以及相关的控制流程如何将复杂的索引,迭代器和条件表达式转换为有效的算法。我们将ADdress优化(ADOPT)设计技术应用于低功耗存储器优化的MPEG-4解码器。当映射到流行的可编程多媒体处理器体系结构上时,我们获得2的性能增益。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号