首页> 外文会议>Optical Interconnects XVII >PAM4 Silicon Photonic Microring Resonator-Based Transceiver Circuits
【24h】

PAM4 Silicon Photonic Microring Resonator-Based Transceiver Circuits

机译:基于PAM4硅光子微环谐振器的收发器电路

获取原文
获取原文并翻译 | 示例

摘要

Increased data rates have motivated the investigation of advanced modulation schemes, such as four-level pulse-amplitude modulation (PAM4), in optical interconnect systems in order to enable longer transmission distances and operation with reduced circuit bandwidth relative to non-return-to-zero (NRZ) modulation. Employing this modulation scheme in interconnect architectures based on high-Q silicon photonic microring resonator devices, which occupy small area and allow for inherent wavelength-division multiplexing (WDM), offers a promising solution to address the dramatic increase in datacenter and high-performance computing system I/O bandwidth demands. Two ring modulator device structures are proposed for PAM4 modulation, including a single phase shifter segment device driven with a multi-level PAM4 transmitter and a two-segment device driven by two simple NRZ (MSB/LSB) transmitters. Transmitter circuits which utilize segmented pulsed-cascode high swing output stages are presented for both device structures. Output stage segmentation is utilized in the single-segment device design for PAM4 voltage level control, while in the two-segment design it is used for both independent MSB/LSB voltage levels and impedance control for output eye skew compensation. The 65nm CMOS transmitters supply a 4.4V_(ppd) output swing for 40Gb/s operation when driving depletion-mode microring modulators implemented in a 130nm SOI process, with the single- and two-segment designs achieving 3.04 and 4.38mW/Gb/s, respectively. A PAM4 optical receiver front-end is also described which employs a large input-stage feedback resistor transimpedance amplifier (TIA) cascaded with an adaptively-tuned continuous-time linear equalizer (CTLE) for improved sensitivity. Receiver linearity, critical in PAM4 systems, is achieved with a peak-detector-based automatic gain control (AGC) loop.
机译:不断提高的数据速率促使人们研究光互连系统中的高级调制方案,例如四级脉冲幅度调制(PAM4),以实现更长的传输距离和相对于不返回原点而言,降低的电路带宽。零(NRZ)调制。在基于高Q硅光子微环谐振器器件的互连架构中采用这种调制方案,该器件占用面积小,并允许固有的波分复用(WDM),为解决数据中心和高性能计算的急剧增长提供了一个有前途的解决方案系统I / O带宽需求。提出了两种用于PAM4调制的环形调制器设备结构,包括一个由多级PAM4发射机驱动的单相移器段设备和一个由两个简单NRZ(MSB / LSB)发射机驱动的两段设备。对于这两种器件结构,都提出了利用分段脉冲共源共栅高摆幅输出级的发送器电路。输出级分段用于PAM4电压电平控制的单段器件设计中,而在两段设计中,它用于独立的MSB / LSB电压电平和用于输出眼偏斜补偿的阻抗控制。 65nm CMOS发射器在驱动以130nm SOI工艺实现的耗尽型微环调制器时,以40Gb / s的工作速率提供4.4V_(ppd)的输出摆幅,单段和两段设计可实现3.04和4.38mW / Gb / s , 分别。还介绍了一个PAM4光学接收器前端,该前端采用了一个大型输入级反馈电阻互阻放大器(TIA),该放大器与自适应调谐的连续时间线性均衡器(CTLE)级联,从而提高了灵敏度。通过基于峰值检测器的自动增益控制(AGC)环路可实现PAM4系统中至关重要的接收机线性度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号