首页> 外文会议>Prognostics and System Health Management Conference >Sensitive Bits Based Prediction Method of Functional Failure Time for SRAM-Based FPGA
【24h】

Sensitive Bits Based Prediction Method of Functional Failure Time for SRAM-Based FPGA

机译:基于SRAM的FPGA功能故障时间的基于敏感比特的预测方法

获取原文

摘要

SRAM (Static Random Access Memory)-based FPGA (Field-Programmable Gate Array) is widely used in aircraft with its high-performance and reconfigurable characteristics. It has been proved that SRAM memory cells of the device are extremely sensitive to single particle effects of atmospheric neutrons. SEU (Single Event Upset) failure chain was proposed according to the SRAM-based FPGA three-tier architecture model and the failure mode of SEU. Sensitive factor was introduced to quantitatively describe the capability of anti-SEU of the device functional circuit. Later, failure propagation model was built to describe the propagation of SEU on the logical layer on the logical layer for complex circuit simulation. Fault injection experiments were performed to ISCAS85 test circuits based on the partial reconfiguration technology. Finally, a method was proposed to assess SEU mean functional failure time of the device under obtained sensitive bits in the experiments.
机译:基于SRAM(静态随机存取存储器)的FPGA(现场可编程门阵列)广泛用于飞机,具有其高性能和可重新配置的特性。已经证明,该装置的SRAM存储器单元对大气中子的单颗粒效果非常敏感。根据SRAM的FPGA三级架构模型和SEU的故障模式提出了SEU(单事件衰退)失效链。引入敏感因子以定量描述器件功能电路的抗SEU的能力。稍后,建立故障传播模型以描述SEU对复杂电路仿真逻辑层上逻辑层的传播。基于部分重新配置技术对ISCAS85测试电路进行故障注射实验。最后,提出了一种方法来评估在实验中获得的敏感位下的装置的SEU平均功能故障时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号