首页> 外文会议>Design, Automation Test in Europe Conference Exhibition >Universal Number Posit Arithmetic Generator on FPGA
【24h】

Universal Number Posit Arithmetic Generator on FPGA

机译:FPGA上的通用号码算术发生器

获取原文

摘要

Posit number system format includes a run-time varying exponent component, defined by a combination of regime-bit (with run-time varying length) and exponent-bit (with size of up to ES bits, the exponent size). This also leads to a run-time variation in its mantissa field size and position. This run-time variation in posit format poses a hardware design challenge. Being a recent development, posit lacks for its adequate hardware arithmetic architectures. Thus, this paper is aimed towards the posit arithmetic algorithmic development and their generic hardware generator. It is focused on basic posit arithmetic (floating-point to posit conversion, posit to floating point conversion, addition/subtraction and multiplication). These are also demonstrated on a FPGA platform. Target is to develop an open-source solution for generating basic posit arithmetic architectures with parameterized choices. This contribution would enable further exploration and evaluation of posit system.
机译:分发号码系统格式包括运行时变化的指数组件,由Regime位(带有运行时变化长度)和指数位(具有最多大小,指数大小的大小)定义。这也导致其尾翼的字段大小和位置的运行时间变化。这种运行时间变化的态度格式构成了硬件设计挑战。作为最近的发展,为其充足的硬件算术架构提供了监禁。因此,本文旨在朝向经线算术算法开发及其通用硬件发生器。它专注于基本的算术(浮点,以透明转换,浮点转换,添加/减法和乘法)。这些也在FPGA平台上证明。目标是开发一个开源解决方案,用于生成具有参数化选择的基本算术架构。这项贡献将能够进一步探索和评估分区系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号