首页> 外文会议>Conference on Radar Sensor Technology XX >An Implementation of Real-Time Phased Array Radar Fundamental Functions on DSP-Focused, High Performance Embedded Computing Platform
【24h】

An Implementation of Real-Time Phased Array Radar Fundamental Functions on DSP-Focused, High Performance Embedded Computing Platform

机译:实时相位阵列雷达基本功能对DSP聚焦,高性能嵌入式计算平台的实时相控阵雷达基本功能

获取原文

摘要

This paper investigates the feasibility of real-time, multiple channel processing of a digital phased array system backend design, with focus on high-performance embedded computing (HPEC) platforms constructed based on general purpose digital signal processor (DSP). Serial RapidIO (SRIO) is used as inter-chip connection backend protocol to support the inter-core communications and parallelisms. Performance benchmark was obtained based on a SRIO system chassis and emulated configuration similar to a field scale demonstrator of Multi-functional Phased Array Radar (MPAR). An interesting aspect of this work is comparison between "raw and low-level" DSP processing and emerging tools that systematically take advantages of the parallelism and multi-core capability, such as OpenCL and OpenMP. Comparisons with other backend HPEC solutions, such as FPGA and GPU, are also provided through analysis and experiments.
机译:本文调查了数字相控阵系统后端设计的实时,多通道处理的可行性,专注于基于通用数字信号处理器(DSP)构建的高性能嵌入式计算(HPEC)平台。串行Rapidio(SRIO)用作片段间连接后端协议,以支持核心间通信和并行性。基于SRIO系统机箱和模拟配置获得的性能基准类似于类似于多功能相控阵雷达(MPAR)的场比例示范器。这项工作的一个有趣方面是“原始和低级”DSP处理和新兴工具之间的比较,系统地采用并行性和多核功能的优势,例如OpenCL和OpenMP。还通过分析和实验提供与其他后端HPEC解决方案的比较,例如FPGA和GPU。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号